Clock management in a gigabit ethernet physical layer transceiver circuit

被引:0
|
作者
Diaz, JC
Saburit, M
机构
关键词
D O I
10.1109/DATE.2004.1269219
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the clock management of a mixed signal, high-speed, multi-clock, fully synchronous circuit. The MA1111A13 circuit clock distribution is a complicated structure that seamlessly incorporates different well-known techniques for power reduction, asynchronous clock domains inter-operability, and compatibility with different IO timing standards and data rates. This complex clocking scheme has been successfully integrated into the standard semi-custom physical design flow. The physical implementation of the clock network with Synopsys Astro is also presented.
引用
收藏
页码:134 / 139
页数:6
相关论文
共 50 条
  • [21] Chip set supports Gigabit Ethernet Layer 3/4 switch
    Cravotta, N
    [J]. EDN, 2000, 45 (06) : 18 - 18
  • [22] Design and Implementation of the Packets Transceiver System of Ethernet MAC Layer
    BeiLi
    Liang, Xiangbo
    [J]. INTERNATIONAL JOURNAL OF FUTURE GENERATION COMMUNICATION AND NETWORKING, 2015, 8 (02): : 243 - 252
  • [23] AC-coupled burst-mode OLT SFP transceiver for gigabit ethernet PON systems
    Kwon, JW
    Lee, JH
    Baek, JM
    Cho, JC
    Seo, JW
    Park, SS
    Lee, JK
    Oh, YK
    Jang, DH
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (07) : 1519 - 1521
  • [24] A Clock Synchronization System with IEEE 1588-2008 Adapters over Existing Gigabit Ethernet Equipment
    Han, Jiho
    Chi, Hankyu
    Jeong, Deog-Kyoon
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 193 - 196
  • [25] Flow-through-queue based power management for gigabit ethernet controller
    Jung, Hwisung
    Hwang, Andy
    Pedram, Massoud
    [J]. PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 571 - +
  • [26] Optics layer protection of Gigabit-Ethernet system by monitoring optical signal quality
    Shin, S
    Ahn, BG
    Chung, M
    Cho, S
    Kim, D
    Park, Y
    [J]. ELECTRONICS LETTERS, 2002, 38 (19) : 1118 - 1119
  • [27] Clock and Data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, K
    Saleh, F
    Lee, D
    Fung, P
    Ta, P
    Miller, G
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 261 - 264
  • [28] Physical Layer Simulation Technology for Automotive Ethernet
    Kawauchi, Takehiro
    Iwata, Akihito
    Urayama, Hirofumi
    Izumi, Tatsuya
    Takayama, Koichi
    Hagihara, Takeshi
    [J]. 2019 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2019, : 107 - 110
  • [29] Physical layer simulation technology for automotive ethernet
    Kawauchi, Takehiro
    Iwata, Akihito
    Urayama, Hirofumi
    Izumi, Tatsuya
    Hagihara, Takeshi
    Takayama, Koichi
    [J]. SEI Technical Review, 2019, (88): : 22 - 26
  • [30] Design of Dual-gigabit Transceiver for Fibre Channel FC-1 Layer
    Sun, Guicai
    Yu, Dunshan
    [J]. EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 351 - 354