A novel architecture for dynamic Integral Image generation for Haar-based face detection on FPGA

被引:0
|
作者
Kumar, Chanchal [1 ]
Agarwal, Sankalp [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee, Uttarakhand, India
来源
TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integral Image generation is an important step in the Haar-based face detection algorithm and plays a vital role in the optimization of the algorithm for real-time implementation by evaluating each of the thousands of Haar-features in constant time. The integral image of a frame needs to be generated as a pre-processing stage before running the Haar-classifier on the detection windows within the frame. The delay required in the pre-processing stage is directly proportional to the resolution of the frame and becomes substantial with increasing resolution, limiting the real-time operation of the entire algorithm. This paper presents a novel architecture for generating the integral images of the current detection window dynamically, such that the pre-processing delay is reduced substantially. It is shown that an improvement of 13.71 times is obtained for VGA frames by this approach. The usage of hardware resources is also reduced by around 50% compared to previous implementations.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A Novel FPGA Based Reconfigurable Architecture for Image Color Space Conversion
    Hanumantharaju, M. C.
    Vishalakshi, G. R.
    Halvi, Srinivas
    Satish, S. B.
    GLOBAL TRENDS IN INFORMATION SYSTEMS AND SOFTWARE APPLICATIONS, PT 2, 2012, 270 : 292 - +
  • [22] A novel image preprocessing scheme based on face detection
    Yu, HB
    Yu, SY
    PROCEEDINGS OF 2003 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS & SIGNAL PROCESSING, PROCEEDINGS, VOLS 1 AND 2, 2003, : 1021 - 1026
  • [23] Efficient FPGA architecture of optimized Haar wavelet transform for image and video processing applications
    Sarkar, Sayantam
    Bhairannawar, Satish S.
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2021, 32 (02) : 821 - 844
  • [24] Efficient FPGA architecture of optimized Haar wavelet transform for image and video processing applications
    Sayantam Sarkar
    Satish S. Bhairannawar
    Multidimensional Systems and Signal Processing, 2021, 32 : 821 - 844
  • [25] Research on Face Detection based on fast Haar feature
    Wang, Shuang
    Wen, Guanyu
    Cai, Hua
    2017 10TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, BIOMEDICAL ENGINEERING AND INFORMATICS (CISP-BMEI), 2017,
  • [26] A novel FPGA-based architecture for Sobel edge detection operator
    Abbasi, T. A.
    Abbasi, M. U.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (09) : 889 - 896
  • [27] A Novel Low Latency Integral Image Architecture
    Valenzuela-Lopez, Omar G.
    Tecpanecatl-Xihuitl, J. Luis
    Aguilar-Ponce, Ruth M.
    2017 IEEE INTERNATIONAL AUTUMN MEETING ON POWER, ELECTRONICS AND COMPUTING (ROPEC), 2017,
  • [28] FPGA-based Flexible Hardware Architecture for Image Interest Point Detection
    Hernandez-Lopez, Ana
    Torres-Huitzil, Cesar
    Garcia-Hernandez, Jose Juan
    INTERNATIONAL JOURNAL OF ADVANCED ROBOTIC SYSTEMS, 2015, 12
  • [29] Robustness of Haar Feature-Based Cascade Classifier for Face Detection Under Presence of Image Distortions
    Mazurek, Patryk
    Hachaj, Tomasz
    IMAGE PROCESSING AND COMMUNICATIONS: TECHNIQUES, ALGORITHMS AND APPLICATIONS, 2020, 1062 : 14 - 21
  • [30] FACE DETECTION USING GENERALISED INTEGRAL IMAGE FEATURES
    Cordiner, Alister
    Ogunbona, Philip
    Li, Wanqing
    2009 16TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-6, 2009, : 1229 - +