A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion

被引:0
|
作者
Jianwen, Luo [1 ]
Chuen, Jong Ching [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamically and partially reconfigurable (DPR) FPGA computing platform offers flexibility on both the parallel computation as well as hardware reconfiguration at run-time Self-reconfiguration which allows the FPGA resource to be reconfigured partially by the on chip configuration controller offers even greater configuration bandwidth. We design and put together a set of functional modules and compose a FPGA-based system-on-chip (SoC) DPR platform for hardware acceleration. Matrix inversion is used as an example to illustrate the design and operation of such a reconfiguration system. The proposed platform consists of a configurable module, in this case, a scalable CORDIC based QR factorization core designed for matrix inversion and a fixed module to support the dynamic partial reconfiguration. This paper describes the architecture and the components of the proposed DPR platform.
引用
收藏
页码:465 / 468
页数:4
相关论文
共 50 条
  • [21] On-chip interconnect schemes for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 442 - 453
  • [22] Dynamic loading of peripherals on reconfigurable system-on-chip
    Lu, Y
    Bergmann, NW
    Williams, JA
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [23] System Level Modeling of Dynamic Reconfigurable System-on-Chip
    Suvorova, Elena
    Matveeva, Nadezhda
    Rabin, Alexey
    Rozanov, Valentin
    PROCEEDINGS OF THE 17TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION FRUCT, 2015, : 222 - 229
  • [24] Dynamic loading of peripherals on reconfigurable system-on-chip
    Lu, Y
    Bergmann, NW
    FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2005, : 279 - 280
  • [25] Tuning Instruction Customisation for Reconfigurable System-on-Chip
    Ho, Chun Hok
    Luk, Wayne
    Szefer, Jakub M.
    Lee, Ruby B.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 61 - +
  • [26] A dynamically-reconfigurable FPGA platform for evolving fuzzy systems
    Mermoud, G
    Upegui, A
    Peña, CA
    Sanchez, E
    COMPUTATIONAL INTELLIGENCE AND BIOINSPIRED SYSTEMS, PROCEEDINGS, 2005, 3512 : 572 - 581
  • [27] FPGA Implementation of a Low power, Processor-independent and Reusable System-on-Chip Platform
    ul Haq, Ehsan
    Hafeez, Muhammad Kazim
    Khan, Muhammad Salman
    Sial, Shoaib
    Riazuddin, Arshad
    ICET: 2009 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2009, : 337 - +
  • [28] Implementation of dynamically reconfigurable control structures on a single FPGA platform
    Mathapati, Shashidhar
    Boecker, Joachim
    2007 EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-10, 2007, : 4609 - 4617
  • [29] Hyperspectral Compressive Sensing With a System-On-Chip FPGA
    Nascimento, Jose M. P.
    Vestias, Mario P.
    Martin, Gabriel
    IEEE JOURNAL OF SELECTED TOPICS IN APPLIED EARTH OBSERVATIONS AND REMOTE SENSING, 2020, 13 : 3701 - 3710
  • [30] Dynamically reconfigurable system-on-programmable-chip
    Kalte, H
    Langen, D
    Vonnahme, E
    Brinkmann, A
    Rückert, U
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 235 - 242