A 12.3-mW 12.5-Gb/s Complete Transceiver in 65-nm CMOS Process

被引:54
|
作者
Fukuda, Koji [1 ]
Yamashita, Hiroki [1 ]
Ono, Goichi [1 ]
Nemoto, Ryo [1 ]
Suzuki, Eiichi [1 ]
Masuda, Noboru [1 ]
Takemoto, Takashi [1 ]
Yuki, Fumio [1 ]
Saito, Tatsuya [1 ]
机构
[1] Hitachi Ltd, Cent Res Lab, Kokubunji, Tokyo 1858601, Japan
关键词
Low power; serial link; transceiver; INTERFACE; RECOVERY; CIRCUIT;
D O I
10.1109/JSSC.2010.2075410
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12.3-mW 12.5-Gb/s complete transceiver based on the 65-nm standard digital CMOS process was developed. The chip includes a clock-and-data-recovery (CDR) device, a multiplexer/demultiplexer (MUX/DEMUX), and a global clock-distribution network. To reduce power consumption, a low-swing voltage-mode driver with pulse-current boosting and an LC resonant-clock distribution with distributed on-chip inductors are used in the transmitter, while a symbol-rate phase detector (SPD) using a three-stage sense amplifier and phase-rotating phase-locked loop (PLL) with variable delay are used in the receiver. The transceiver operates at a bit error rate (BER) of 10(-12) or less through a 20-cm test board with total attenuation of -12.1 dB while consuming power of 0.98 mW/(Gb/s) per transceiver.
引用
收藏
页码:2838 / 2849
页数:12
相关论文
共 50 条
  • [41] A 10 Gb/s Hybrid PLL-based Forwarded Clock Receiver in 65-nm CMOS
    Park, Kwanseo
    Bae, Woorham
    Ju, Haram
    Lee, Jinhyung
    Jeong, Gyu-Seob
    Kim, Yoonsoo
    Jeong, Deog-Kyoon
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2389 - 2392
  • [42] A 10-20 Gb/s PAM2-4 transceiver in 65 nm CMOS
    高茁
    杨袆
    钟石强
    杨旭
    黄令仪
    胡伟武
    半导体学报, 2009, (01) : 54 - 58
  • [43] A 26 Gb/s Echo-Cancellation Based Simultaneous Bidirectional Transceiver in 65 nm CMOS
    Surya, V. K.
    Prusty, Suraj Kumar
    Wary, Nijwm
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [44] A 10 Gb/s 45 mW Adaptive 60 GHz Baseband in 65 nm CMOS
    Thakkar, Chintan
    Kong, Lingkai
    Jung, Kwangmo
    Frappe, Antoine
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) : 952 - 968
  • [45] A 12.5-Gb/s Near-Ground Transceiver Employing a MaxEye Algorithm-Based Adaptation Technique
    Jin, Jahoon
    Kim, Seok
    Jin, Xuefan
    Kim, Sang-Hoon
    Chun, Jung-Hoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 522 - 530
  • [46] A 54-mW 8-Gbit/s VCSEL driver in a 65-nm CMOS technology
    Liang, F.
    Lu, W.
    Chen, J.
    Deng, B.
    Gong, D.
    Guo, D.
    Jin, G.
    Li, X.
    Liang, H.
    Liu, C.
    Liu, G.
    Wang, Z.
    Xiang, A.
    Xu, T.
    Ye, J.
    Liu, T.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [47] A 1.25-12.5Gb/s 5.28mW/Gb/s Multi-Standard Serial-Link Transceiver With 32dB of Equalization in 40nm CMOS
    Yuan, Shuai
    Wang, Zigiang
    He, Yajun
    Lv, Fangxu
    Zhang, Chun
    Wang, Zhihua
    Jiang, Hanjun
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [48] A fully-integrated 12.5-Gb/s 850-nm CMOS optical receiver based on a spatially-modulated avalanche photodetector
    Lee, Myung-Jae
    Youn, Jin-Sung
    Park, Kang-Yeob
    Choi, Woo-Young
    OPTICS EXPRESS, 2014, 22 (03): : 2511 - 2518
  • [49] A Highly Efficient 165-GHz 4FSK 17-Gb/s Transceiver System With Frequency Overlapping Architecture in 65-nm CMOS
    Afzal, Hamidreza
    Li, Cheng
    Momeni, Omeed
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (11) : 3113 - 3126
  • [50] A Fully Integrated 150-GHz Transceiver Front-End in 65-nm CMOS
    Meng, Xiangyu
    Chi, Baoyong
    Liu, Yibo
    Ma, Taikun
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (04) : 602 - 606