A Histogram-Based Digital Background Calibration Technique for Pipelined A/D Converters

被引:1
|
作者
Yahyaee, Saeedeh [1 ]
Yavari, Mohammad [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Elect Engn Dept, Integrated Circuits Design Lab, Tehran, Iran
关键词
Capacitors mismatch; histogram-based digital background calibration; gain error; gain nonlinearity; pipelined analog-to-digital converters (ADCs); ADCS; ERROR;
D O I
10.1109/IICM57986.2022.10152348
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background calibration technique for pipelined analog-to-digital converters (ADCs) to correct the gain error due to the capacitors mismatch and finite dc gain and nonlinearity error owing to the residue amplifiers. The proposed calibration scheme corrects these errors by using the histogram-based method. To calculate the linear and nonlinear coefficients, the threshold level of sub-ADC is changed and based on specifications of residue characteristic and output histogram, the first and third order coefficients are extracted. This method does not require any calibration signal or additional analog hardware and relaxes the performance requirements of the analog building circuits. Circuit level simulation results of a 12-bit 100 MS/s pipelined ADC in a 65 nm CMOS technology show that the proposed calibration scheme improves signal-to-noise and distortion (SNDR) and spurious free dynamic range (SFDR) from 30.4 dB and 31.8 dB to 69.3 dB and 81.2 dB, respectively.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [1] Digital background calibration technique for pipelined analog-to-digital converters
    Liu, HC
    Lee, ZM
    Wu, JT
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 881 - 884
  • [2] Histogram Based Deterministic Digital Background Calibration for Pipelined ADCs
    Ravi, Chithira
    Rahul, T.
    Sahoo, Bibhudatta
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 569 - 574
  • [3] Digital Background Calibration With Histogram of Decision Points in Pipelined ADCs
    Gholami, Peyman
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 16 - 20
  • [4] A Calibration Technique for Pipelined ADCs Using Self-Measurement and Histogram-Based Test Methods
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 826 - 830
  • [5] Digital calibration for monotonic pipelined A/D converters
    Guo, HJ
    Law, W
    Helms, J
    Allstot, DJ
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (06) : 1485 - 1492
  • [6] A simple technique for fast digital background calibration of A/D converters
    Centurelli, Francesco
    Monsurro, Pietro
    Trifiletti, Alessandro
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2008, 2008 (1)
  • [7] A Simple Technique for Fast Digital Background Calibration of A/D Converters
    Francesco Centurelli
    Pietro Monsurrò
    Alessandro Trifiletti
    EURASIP Journal on Advances in Signal Processing, 2008
  • [8] A digital calibration technique for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 713 - 717
  • [9] A monotonic digital calibration technique for pipelined data converters
    Law, WS
    Guo, JJ
    Peach, CT
    Helms, WJ
    Allstot, DJ
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 873 - 876
  • [10] Functional simulation of a technique for background calibration of capacitor mismatch errors in pipelined A/D converters
    Chiorboli, G
    Morandi, C
    MEASUREMENT, 2006, 39 (03) : 204 - 212