Design and optimization of multithreshold CMOS (MTCMOS) circuits

被引:105
|
作者
Anis, M [1 ]
Areibi, S
Elmasry, M
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
ground bounce; leakage power; low power; multithreshold voltage;
D O I
10.1109/TCAD.2003.818127
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reducing power dissipation is one of the most important issues in very large scale integration design today. Scaling causes subthreshold leakage currents to become a large component of total power dissipation. Multithreshold technology has emerged as a promising technique to reduce leakage power. This paper presents several heuristic techniques for efficient gate clustering in multithreshold CMOS circuits by modeling the problem via bin-packing (BP) and set-partitioning (SP) techniques. The SP technique takes the circuit's routing complexity into consideration which is critical for deep submicron (DSM) implementations. By applying the techniques to six benchmarks to verify functionality, results obtained indicate that our proposed techniques can achieve on average 84% savings for leakage power and 12% savings for dynamic power. Furthermore, four hybrid clustering techniques that combine the BP and SP techniques to produce a more efficient solution are also devised. Ground bounce was also taken as a design parameter in the optimization problem. While accounting for noise, the proposed hybrid solution achieves on average 9% savings for dynamic power and 72% savings for leakage power dissipation at sufficient speeds and adequate noise margins.
引用
收藏
页码:1324 / 1342
页数:19
相关论文
共 50 条
  • [31] Design of Electrodes and Circuits for Cell Trapping on CMOS
    Park, Kyoungchul
    Kabiri, Shideh
    Sonkusale, Sameer
    [J]. 2015 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2015, : 552 - 555
  • [32] Improved structure for adiabatic CMOS circuits design
    Hang, G
    Wu, X
    [J]. MICROELECTRONICS JOURNAL, 2002, 33 (5-6) : 403 - 407
  • [33] Automated design method for parameters optimization of CMOS analog circuits based on adaptive genetic algorithm
    Yu, Jianhai
    Mao, Zhigang
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1217 - 1220
  • [34] A design reliability methodology for CMOS VLSI circuits
    Oshiro, L
    Radojcic, R
    [J]. 1995 INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 1996, : 34 - 39
  • [35] Ground Bouncing Noise Reduction in Combinational MTCMOS Circuits
    Sreenivasulu, P.
    Rao, K. Srinivasa
    Babu, A. Vinaya
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 270 - 275
  • [36] Design and optimization of CMOS prescaler
    Lei, Y
    Koukab, A
    Declercq, M
    [J]. 2005 PhD Research in Microelectronics and Electronics, Vols 1 and 2, Proceedings, 2005, : 103 - 106
  • [37] Amplifier design optimization in CMOS
    Ghosh, Sumalya
    Mal, Ashis Kumar
    Mal, Surajit
    [J]. Advances in Intelligent Systems and Computing, 2015, 343 : 287 - 297
  • [39] Analysis and optimization of ground bounce in digital CMOS circuits
    Heydari, P
    Pedram, M
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 121 - 126
  • [40] A formulation for quick evaluation and optimization of digital CMOS circuits
    Shams, M
    Elmasry, MI
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 326 - 329