Dislocation Reduction in CdTe Epilayers Grown on Silicon Substrates Using Buffered Nanostructures

被引:0
|
作者
Shintri, Shashidhar [1 ]
Rao, Sunil [1 ]
Li, Huafang [1 ]
Bhat, Ishwara [1 ]
Jha, Smita [2 ]
Liu, C. [2 ]
Kuech, Thomas [2 ]
Palosz, Witold [3 ]
Trivedi, Sudhir [3 ]
Semendy, Fred [4 ]
Wijewarnasuriya, Priyalal [4 ]
Chen, Yuanping [4 ]
机构
[1] Rensselaer Polytech Inst, Troy, NY 12180 USA
[2] Univ Wisconsin Madison, Madison, WI 53706 USA
[3] Brimrose Corp Amer, Sparks, MD 21152 USA
[4] US Army, Res Lab, Adelphi, MD 20783 USA
关键词
CdTe epitaxy; dislocation reduction; nanoheteroepitaxy; block co-polymer lithography; interference lithography; EPITAXIAL LATERAL OVERGROWTH; GAAS; DENSITY;
D O I
10.1117/12.861735
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
High-performance HgCdTe IR detector fabrication on silicon substrates first requires low-defect density CdTe buffer layers to be grown on silicon. The objective of this paper is to demonstrate dislocation reduction in CdTe epitaxial layers grown on silicon substrate by using intermediate nanocrystalline CdTe buffer layers. Colloidal synthesis of high-quality CdTe nanocrystals was accomplished, and spin coating of these CdTe nanocrystals as buffer layers on silicon substrates was carried out. CdTe layers were grown on these buffered substrates by metalorganic chemical vapor deposition (MOCVD). However, the incomplete removal of SiO2 on silicon substrate (by chemical treatment) prevented the exact orientation of the nanocrystals with the silicon substrate and over layer growth of continuous single-crystal CdTe epitaxial film. Two new approaches were further investigated. First, a thin film of Ge was grown on Si, followed by the deposition of thin SiO2, followed by nanopatterning using block co-polymer (BCP) lithography. Transmission electron microscopy (TEM) showed defect reduction in the CdTe layers grown on these substrates, but the x-ray rocking curves over a larger area gave wider full-width half-maximum (FWHM) values compared to that of layers grown on blanket surfaces. This was attributed to non-uniform nanopatterning in these initial studies. Second, SiO2-coated silicon substrates were nanopatterned using interference lithography with a honeycomb array of holes. These substrates will be used for the selective growth of germanium and CdTe by MOCVD.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Dislocation reduction in AlInSb mid-infrared photodiodes grown on GaAs substrates
    Fujita, H.
    Nakayama, M.
    Morohara, O.
    Geka, H.
    Sakurai, Y.
    Nakao, T.
    Yamauchi, T.
    Suzuki, M.
    Shibata, Y.
    Kuze, N.
    JOURNAL OF APPLIED PHYSICS, 2019, 126 (13)
  • [42] STRAIN STUDIES OF SILICON-GERMANIUM EPILAYERS ON SILICON SUBSTRATES USING RAMAN-SPECTROSCOPY
    LU, F
    PERRY, CH
    NAMAVAR, F
    ROWELL, NL
    SOREF, RA
    APPLIED PHYSICS LETTERS, 1993, 63 (09) : 1243 - 1245
  • [43] HIGH-QUALITY ALN AND GAN EPILAYERS GROWN ON (00.1) SAPPHIRE, (100), AND (111) SILICON SUBSTRATES
    KUNG, P
    SAXLER, A
    ZHANG, X
    WALKER, D
    WANG, TC
    FERGUSON, I
    RAZEGHI, M
    APPLIED PHYSICS LETTERS, 1995, 66 (22) : 2958 - 2960
  • [44] Raman characterization and stress analysis of AlN:Er3+ epilayers grown on sapphire and silicon substrates
    Kallel, T.
    Dammak, M.
    Wang, J.
    Jadwisienczak, W. M.
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2014, 187 : 46 - 52
  • [45] Thermally induced surface reorganization of 3C-SiC(111) epilayers grown on silicon substrates
    Portail, M.
    Chassagne, T.
    Roy, S.
    Moisson, C.
    Zielinski, M.
    SILICON CARBIDE AND RELATED MATERIALS 2009, PTS 1 AND 2, 2010, 645-648 : 155 - +
  • [46] Anti-phase boundaries-Free GaAs epilayers on "quasi-nominal" Ge-buffered silicon substrates
    Bogumilowicz, Y.
    Hartmann, J. M.
    Cipro, R.
    Alcotte, R.
    Martin, M.
    Bassani, F.
    Moeyaert, J.
    Baron, T.
    Pin, J. B.
    Bao, X.
    Ye, Z.
    Sanchez, E.
    APPLIED PHYSICS LETTERS, 2015, 107 (21)
  • [47] Enhanced electrochemical properties of arrayed CNx nanotubes directly grown on Ti-buffered silicon substrates
    Fang, WC
    Sun, CL
    Huang, JH
    Chen, LC
    Chyan, O
    Chen, KH
    Papakonstantinou, P
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2006, 9 (03) : A175 - A178
  • [48] Effect of rapid thermal annealing on threading dislocation density in III-V epilayers monolithically grown on silicon
    Li, W.
    Chen, S.
    Tang, M.
    Wu, J.
    Hogg, R.
    Seeds, A.
    Liu, H.
    Ross, I.
    JOURNAL OF APPLIED PHYSICS, 2018, 123 (21)
  • [49] Dislocation Defects in GaN Epilayers Grown on Si (100) Substrates by Metal-organic Chemical-vapor Deposition
    Park, Young S.
    Kwon, Y. H.
    Im, Hyunsik
    Jung, Woong
    Kim, Hyungsang
    Kim, Minseon
    Yang, W. C.
    Lee, Junho
    Choi, Hong Goo
    Roh, Cheong Hyun
    Hahn, Cheol-Koo
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2010, 56 (04) : 1172 - 1175
  • [50] GaN nanostructures and HFET structures selectively grown on silicon substrates by ammonia-MBE
    Tang, H.
    Bardwell, J. A.
    Lapointe, J.
    Raymond, S.
    Fraser, J.
    Haffouz, S.
    Rolfe, S.
    JOURNAL OF CRYSTAL GROWTH, 2007, 301 : 442 - 446