High-accuracy architecture-level power estimation for partitioned SRAM arrays in a 65-nm CMOS BPTM process

被引:0
|
作者
Do, Minh Q. [1 ]
Larsson-Edefors, Per [1 ]
Drazdziulis, Mindaugas [1 ]
机构
[1] Chalmers, Dept Comp Sci & Engn, SE-41296 Gothenburg, Sweden
关键词
VLSI; CMOS; deep submicron; power estimation; SRAM power modeling;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we validate our previously proposed high-level power estimation models for a 65-nm BPTM process, using a physically partitioned 2-kB 6T-SRAM array. Also, we describe a new probing methodology that allows us to accurately capture not only subthreshold leakage, but also all other significant leakage mechanisms. By combining the probing methodology and the power models, we can estimate dynamic, leakage and total power of the partitioned 2-kB memory array with a 97% accuracy of that of full circuit-level simulations of the entire array. We also discuss the effect of partitioning on SRAM array power with respect to process technology scaling: Partitioning has the effect that leakage-power constitutes an increasing fraction of total memory-power emphasizing the need to accurately capture leakage power in SRAM power models.
引用
收藏
页码:249 / 256
页数:8
相关论文
共 50 条
  • [1] Leakage-conscious architecture-level power estimation for partitioned and power-gated SRAM arrays
    Do, Minh Q.
    Drazdziulis, Mindaugas
    Larsson-Edefors, Per
    Bengtsson, Lars
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 185 - +
  • [2] In Situ SRAM Static Stability Estimation in 65-nm CMOS
    Park, Henry
    Yang, Chih-Kong Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) : 2541 - 2549
  • [3] High-accuracy maximum power point estimation for photovoltaic arrays
    Wang, Jen-Cheng
    Su, Yu-Li
    Shieh, Jyh-Cherng
    Jiang, Joe-Air
    SOLAR ENERGY MATERIALS AND SOLAR CELLS, 2011, 95 (03) : 843 - 851
  • [4] A 57-66 GHz Power Amplifier with a Linearization Technique in 65-nm CMOS Process
    Yeh, Jin-Fu
    Cheng, Jen-Hao
    Tsai, Jeng-Han
    Huang, Tian-Wei
    2014 9TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE (EUMIC), 2014, : 309 - 312
  • [5] A 57-66 GHz Power Amplifier with a Linearization Technique in 65-nm CMOS Process
    Yeh, Jin-Fu
    Cheng, Jen-Hao
    Tsai, Jeng-Han
    Huang, Tian-Wei
    2014 44TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2014, : 1253 - 1256
  • [6] Design-in-Reliable Millimeter-Wave Power Amplifiers in a 65-nm CMOS Process
    Quemerais, Thomas
    Moquillon, Laurence
    Fournier, Jean-Michel
    Benech, Philippe
    Huard, Vincent
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (04) : 1079 - 1085
  • [7] A 2.5 GHz, 1-Kb SRAM with Auxiliary Circuit Assisted Sense Amplifier in 65-nm CMOS Process
    Kadhao, Rupesh D.
    Siddharth, R. K.
    Nithin, Kumar Y. B.
    Vasantha, M. H.
    Dwivedi, Devesh
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 115 - 120
  • [8] An Ultra-Low-Power Integrated RF Energy Harvesting System in 65-nm CMOS Process
    Lian-xi Liu
    Jun-chao Mu
    Ning Ma
    Wei Tu
    Zhang-ming Zhu
    Yin-tang Yang
    Circuits, Systems, and Signal Processing, 2016, 35 : 421 - 441
  • [9] An Ultra-Low-Power Integrated RF Energy Harvesting System in 65-nm CMOS Process
    Liu, Lian-xi
    Mu, Jun-chao
    Ma, Ning
    Tu, Wei
    Zhu, Zhang-ming
    Yang, Yin-tang
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (02) : 421 - 441
  • [10] A D-Band Two-Way Differential Power Divider on 65-nm CMOS Process
    Choi, Ui-Gyu
    Yang, Jong-Ryul
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (03): : 279 - 282