Referenceless single-loop CDR with a half-rate linear PD and frequency acquisition technique

被引:1
|
作者
Kim, H. R. [1 ,2 ]
Chun, J. -H. [2 ]
机构
[1] Samsung Elect Co Ltd, Memory Div, Hwaseong, South Korea
[2] Sungkyunkwan Univ, Coll Informat & Commun Engn, 2066 Seobu Ro, Suwon, Gyeonggi Do, South Korea
关键词
phase detectors; CMOS integrated circuits; clock and data recovery circuits; jitter; referenceless single-loop CDR; half-rate linear PD; referenceless single-loop clock; clock and data recovery circuit; half-rate linear phase detector; frequency-tracking unit; cycle-slip detector; high frequency jitter tolerance; phase-tracking loop; frequency acquisition technique; power; 26; 0; mW; voltage; 1; V; GB/S; TRANSCEIVER;
D O I
10.1049/el.2019.3075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A referenceless single-loop clock and data recovery (CDR) circuit with a half-rate linear phase detector (PD) and an inherent frequency acquisition technique are introduced. Cycle-slip in the half-rate linear PD and its relationship with the frequency acquisition are described in detail. The single-loop CDR consists of a conventional phase-tracking loop and a frequency-tracking unit, referred to as the cycle-slip detector. The proposed CDR is fabricated in a 28 nm CMOS process and achieves a wide capture range of 2.6 Gb/s for a PRBS31 pattern. The RMS and peak-to-peak jitter of the recovered clock are 2.40ps(rms) and 21.4ps(pp), respectively, at 8 Gb/s. The high frequency jitter tolerance is measured as 0.3UI(pp). The CDR occupies 0.105mm(2) and consumes 26 mW at 8 Gb/s from a 1.0 V supply.
引用
收藏
页码:237 / +
页数:3
相关论文
共 34 条
  • [31] A 0.0285mm2 0.68pJ/bit Single-Loop Full-Rate Bang-Bang CDR without Reference and Separate Frequency Detector Achieving an 8.2(Gb/s)/μs Acquisition Speed of PAM-4 data in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [32] A 2.5-Gb/s multi-rate 0.25-μm CMOS clock and data recovery circuit utilizing a hybrid analog/digital loop filter and all-digital referenceless frequency acquisition
    Perrott, Michael H.
    Huang, Yunteng
    Baird, Rex T.
    Garlepp, Bruno W.
    Pastorello, Douglas
    King, Eric T.
    Yu, Qicheng
    Kasha, Dan B.
    Steiner, Philip
    Zhang, Ligang
    Hein, Jerrell
    Del Signore, Bruce
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2930 - 2944
  • [33] A 36-60 Gb/s 253 fsrms Continuous-Rate Reference-Less CDR with Baud-Rate Unlimited-Range Frequency Acquisition Technique in 28-nm CMOS
    Li, Zhenghao
    Cai, Pingyi
    Luo, Xiongshi
    Zhong, Liping
    Fan, Taiyang
    Pan, Quan
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 633 - 636
  • [34] A 0.0285-mm2 0.68-pJ/bit Single-Loop Full-Rate Bang-Bang CDR Without Reference and Separate FD Pulling Off an 8.2-Gb/s/μs Acquisition Speed of the PAM-4 Input in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 546 - 561