A new generalized switched diode multilevel inverter topology with reduced switch count and voltage on switches

被引:26
|
作者
Jagabar Sathik, M. [1 ]
Prabaharan, N. [2 ]
Ibrahim, S. A. A. [3 ]
Vijaykumar, K. [1 ]
Blaabjerg, Frede [4 ]
机构
[1] SRM Inst Sci & Technol, Sch Elect Engn, Kattankulathur Campus, Chennai, Tamil Nadu, India
[2] SASTRA Deemed Univ, Dept EEE, Sch Elect & Elect Engn, Thanjavur, India
[3] Anna Univ, Tiruchirappalli, India
[4] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
关键词
cascaded topology; inverter; multilevel inverter; nearest level control; reduced switches; COMPONENTS; CONNECTION; CONVERTERS; SINGLE; NUMBER; CELLS;
D O I
10.1002/cta.2732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a new multilevel inverter topology with reduced power switches. The proposed topology composes of several series connection of basic unit for obtaining a required output voltage level. The proposed topology can operate in symmetric condition. The proposed topology is connected in a cascaded structure to produce a higher number of output voltage levels. The proposed cascaded structure is optimized with the minimum number of components for the maximum number of levels. To prove the superiority of the proposed multilevel inverter topology, different technical parameter comparisons are carried out with recently developed multilevel inverter topologies from the literature. The calculation of total standing voltage is examined for the proposed topology. The operation of the proposed topology is tested and verified for nine-level output voltage. The simulated results are carried out, and it is strengthened by the real-time prototype results.
引用
收藏
页码:619 / 637
页数:19
相关论文
共 50 条
  • [21] New switched-capacitor-based boost inverter topology with reduced switch count
    Marif Daula Siddique
    Saad Mekhilef
    Noraisyah Mohamed Shah
    Jagabar Sathik Mohamed Ali
    Journal of Power Electronics, 2020, 20 : 926 - 937
  • [22] A New Topology of Multilevel Inverter with Reduced Part Count
    Vijayaraja, L.
    Kumar, S. Ganesh
    Rivera, M.
    2018 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION/XXIII CONGRESS OF THE CHILEAN ASSOCIATION OF AUTOMATIC CONTROL (ICA-ACCA), 2018,
  • [23] New Multilevel Inverter Topology with Reduced Component Count
    Salem, Ahmed
    Huynh Van Khang
    Robbersmyr, Kjell G.
    2019 21ST EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE '19 ECCE EUROPE), 2019,
  • [24] A Three-Phase Reduced Switch Count Multilevel Inverter Topology
    Sivamani, S.
    Mohan, V.
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2022, 2022
  • [25] A New Multilevel Inverter Topology with Reduced Number of Power Switches
    Beigi, L. M. A.
    Azli, N. A.
    Khosravi, F.
    Najafi, E.
    Kaykhosravi, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON POWER AND ENERGY (PECON), 2012, : 55 - 59
  • [26] A New Series Connected Switched Sources Based Multilevel Inverter Topology with Reduced Device Count
    Patra, Manas
    Majumder, Mriganka Ghosh
    Das, Bikram
    Chakraborti, Abanishwar
    Kasari, Prabir Ranjan
    2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [27] Switched capacitor-based quadruple boost multilevel inverter topology with reduced switch count and its extension
    Murugan, Oorappan G.
    Pandarinathan, Sivaraman
    Dhas, B. Goldvin Sugirtha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (07) : 1230 - 1252
  • [28] A Switched-Diode Topology for Cascaded Multilevel Converters with Reduced Number of Switches
    Sarebanzadeh, Maryam
    Hosseinzadeh, Mohammad Ali
    Garcia, Cristian
    Babaei, Ebrahim
    Rodriguez, Jose
    Kennel, Ralph
    2022 IEEE 13TH INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS FOR DISTRIBUTED GENERATION SYSTEMS (PEDG), 2022,
  • [29] A New Generalized Multilevel Converter Topology With Reduced Voltage on Switches, Power Losses, and Components
    Ali, Jagabar Sathik Mohamed
    Alishah, Rasoul Shalchi
    Krishnasamy, Vijayakumar
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2019, 7 (02) : 1094 - 1106
  • [30] A Multilevel Inverter Topology With Reduced Number of Switches
    Kashif, Muhammad Fayyaz
    Rashid, Amir Khurrum
    2016 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS ENGINEERING (ICISE), 2016, : 268 - 271