AxNoC: Low-power Approximate Network-on-Chips using Critical-Path Isolation

被引:0
|
作者
Ben Ahmed, Akram [1 ]
Fujiki, Daichi [2 ]
Matsutani, Hiroki [1 ]
Koibuchi, Michihiro [3 ]
Amano, Hideharu [1 ]
机构
[1] Keio Univ, Yokohama, Kanagawa, Japan
[2] Univ Michigan, Ann Arbor, MI 48109 USA
[3] Natl Inst Informat, Tokyo, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Various parallel applications, such as numerical convergent computation and multimedia processing, have intrinsic tolerance to inaccuracies that allow soft errors, i.e. bit flips, on a chip. However, existing Network-on-Chips (NoCs) guarantee error-free data transfer; thus, encountering limits to reduce the power consumption. In this context, we propose an approximate dual-voltage NoC, called AxNoC. An AxNoC router uses a per-flit look-ahead power management so that headers and important-data flits are perfectly transferred at a high voltage while the remaining flits may incur bit flips by decreasing the supply voltage. An AxNoC router isolates the critical path when the supply voltage is low since such a critical path is enabled only at high voltage. The critical path isolation enables low-voltage operation to work at the same operating frequency at high voltage. An AxNoC router was implemented using a 28nm process and the evaluation results illustrate its efficiency to reduce the power consumption reaching up to 43% while incurring a small area overhead that does not exceed 6.2%. We also demonstrate that AxNoC exhibits an acceptable accuracy illustrated in a sufficiently small geomean of error.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] An Asynchronous, Low Power and Secure Framework for Network-On-Chips
    Mirza-Aghatabar, M.
    Sadeghi, A.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (07): : 214 - 223
  • [2] Critical-Path Aware Power Consumption Optimization Methodology (CAPCOM) Using Mixed-VTH Cells for Low-Power SOC Designs
    Lin, G. J. Y.
    Hsu, C. B.
    Kuo, J. B.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1740 - 1743
  • [3] Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model
    Yu, Yihe
    Pan, Wanyuan
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    ELECTRONICS, 2024, 13 (07)
  • [4] In-Situ Critical-Path Replica for Variation-Aware Low-Power Designs with Timing Margin Detection
    Wang, Jinn-Shyan
    Miu, Yong-Chin
    Wu, Chia-Hua
    2024 IEEE THE 20TH ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS 2024, 2024, : 69 - 73
  • [5] Multi-Voltage Variable Pipeline Routers with the Same Clock Frequency for Low-Power Network-on-Chips Systems
    Ben Ahmed, Akram
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Usami, Kimiyoshi
    Amano, Hideharu
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (08): : 909 - 917
  • [6] Low-distance path-based multicast routing algorithm for network-on-chips
    Daneshtalab, M.
    Ebrahimi, M.
    Mohammadi, S.
    Afzali-Kusha, A.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (05): : 430 - 442
  • [7] A new paradigm for low-power, variation-tolerant circuit synthesis using critical path isolation
    Ghosh, Swaroop
    Bhunia, Swarup
    Roy, Kaushik
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 787 - +
  • [8] Topology generation and floorplanning for low power application-specific Network-on-Chips
    Lee, Wan-Yu
    Jiang, Iris Hui-Ru
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 283 - +
  • [9] CRISTA: a new paradigm for low-power, variation,-tolerant, and adaptive circuit synthesis using critical path isolation
    Ghosh, Swaroop
    Bhunia, Swarup
    Roy, Kaushik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 1947 - 1956
  • [10] Bat Algorithm Based Low Power Mapping Methods for 3D Network-on-Chips
    Li, Jiazheng
    Song, Guozhi
    Ma, Yue
    Wang, Cheng
    Zhu, Baohui
    Chai, Yan
    Rong, Jieqi
    THEORETICAL COMPUTER SCIENCE, NCTCS 2017, 2017, 768 : 277 - 295