AxNoC: Low-power Approximate Network-on-Chips using Critical-Path Isolation

被引:0
|
作者
Ben Ahmed, Akram [1 ]
Fujiki, Daichi [2 ]
Matsutani, Hiroki [1 ]
Koibuchi, Michihiro [3 ]
Amano, Hideharu [1 ]
机构
[1] Keio Univ, Yokohama, Kanagawa, Japan
[2] Univ Michigan, Ann Arbor, MI 48109 USA
[3] Natl Inst Informat, Tokyo, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Various parallel applications, such as numerical convergent computation and multimedia processing, have intrinsic tolerance to inaccuracies that allow soft errors, i.e. bit flips, on a chip. However, existing Network-on-Chips (NoCs) guarantee error-free data transfer; thus, encountering limits to reduce the power consumption. In this context, we propose an approximate dual-voltage NoC, called AxNoC. An AxNoC router uses a per-flit look-ahead power management so that headers and important-data flits are perfectly transferred at a high voltage while the remaining flits may incur bit flips by decreasing the supply voltage. An AxNoC router isolates the critical path when the supply voltage is low since such a critical path is enabled only at high voltage. The critical path isolation enables low-voltage operation to work at the same operating frequency at high voltage. An AxNoC router was implemented using a 28nm process and the evaluation results illustrate its efficiency to reduce the power consumption reaching up to 43% while incurring a small area overhead that does not exceed 6.2%. We also demonstrate that AxNoC exhibits an acceptable accuracy illustrated in a sufficiently small geomean of error.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Industrial Network Design Using Low-Power Wide-Area Network
    Penkov, Stoitcho
    Taneva, Albena
    Kalkov, Vasil
    Ahmed, Sevil
    2017 4TH INTERNATIONAL CONFERENCE ON SYSTEMS AND INFORMATICS (ICSAI), 2017, : 40 - 44
  • [32] Design of a Low-power and Small-area Approximate Multiplier using First the Approximate and then the Accurate Compression Method
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 39 - 44
  • [33] Path computing scheme with low-latency and low-power in hybrid cloud-fog network for IIoT
    Ren, Jijun
    Zhu, Peng
    Ren, Zhiyuan
    CHINA COMMUNICATIONS, 2023, 20 (08) : 1 - 16
  • [34] Range-Lookup Approximate Computing Acceleration for Any Activation Functions in Low-Power Neural Network
    Yang, Wen-Chang
    Lin, Shu-Yun
    Huang, Tsung-Chu
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [35] A Reconfigurable Approximate Computing Architecture With Dual-VDD for Low-Power Binarized Weight Network Deployment
    Liu, Bo
    Xue, Anfeng
    Wang, Ziyu
    Xie, Na
    Wang, Xuetao
    Wang, Zhen
    Cai, Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (01) : 291 - 295
  • [36] Path Computing Scheme with Low-Latency and Low-Power in Hybrid Cloud-Fog Network for IIoT
    Jijun Ren
    Peng Zhu
    Zhiyuan Ren
    China Communications, 2023, 20 (08) : 1 - 16
  • [37] Novel high-speed low-power multi-rail asynchronous communication channel for network on chips
    Guan, Xuguang
    Zhou, Duan
    Yang, Yintang
    Zhu, Zhangming
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (12): : 1700 - 1705
  • [38] Energy-Efficient High-Speed ASIC Implementation of Convolutional Neural Network Using Novel Reduced Critical-Path Design
    Lee, Sun Sik
    Nguyen, Thanh Dat
    Meher, Pramod Kumar
    Park, Sang Yoon
    IEEE ACCESS, 2022, 10 : 34032 - 34045
  • [39] Ellora: Exploring Low-Power OFDM-based Radar Processors using Approximate Computing
    Bhattacharjya, Rajat
    Kanani, Alish
    Kumar, A. Anil
    Nambiar, Manoj
    Chandra, M. Girish
    Singhal, Rekha
    15TH IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS 2024, 2024, : 30 - 34
  • [40] Low-power digital filtering using approximate processing with variable canonic signed digit coefficients
    Kim, YW
    Yang, YM
    Yoo, JT
    Kim, SW
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 337 - 340