Energy-Performance Tradeoffs in Processor Architecture and Circuit Design: A Marginal Cost Analysis

被引:0
|
作者
Azizi, Omid [1 ]
Mahesri, Aqeel
Lee, Benjamin C. [1 ]
Patel, Sanjay J.
Horowitz, Mark [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
Microarchitecture; Energy efficiency; Design trade-offs; Optimization; Design space exploration; Co-optimization; SPACE EXPLORATION; POWER; MICROARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption has become a major constraint in the design of processors today. To optimize a processor for energy-efficiency requires an examination of energy-performance trade-offs in all aspects of the processor design space, including both architectural and circuit design choices. In this paper, we apply an integrated architecture-circuit optimization framework to map out energy-performance trade-offs of several different high-level processor architectures. We show how the joint architecture-circuit space provides a trade-off range of approximately 6.5x in performance for 4x energy, and we identify the optimal architectures for different design objectives. We then show that many of the designs in this space come at very high marginal costs. Our results show that, for a large range of design objectives, voltage scaling is effective in efficiently trading off performance and energy, and that the choice of optimal architecture and circuits does not change much during voltage scaling. Finally, we show that with only two designs-a dual-issue in-order design and a dual-issue out-of-order design, both properly optimized-a large part of the energy-performance trade-off space can be covered within 3% of the optimal energy-efficiency.
引用
收藏
页码:26 / 36
页数:11
相关论文
共 50 条
  • [21] Energy-efficient computing-in-memory architecture for AI processor: device, circuit, architecture perspective
    Liang Chang
    Chenglong Li
    Zhaomin Zhang
    Jianbiao Xiao
    Qingsong Liu
    Zhen Zhu
    Weihang Li
    Zixuan Zhu
    Siqi Yang
    Jun Zhou
    Science China Information Sciences, 2021, 64
  • [22] Energy-efficient computing-in-memory architecture for AI processor: device, circuit, architecture perspective
    Chang, Liang
    Li, Chenglong
    Zhang, Zhaomin
    Xiao, Jianbiao
    Liu, Qingsong
    Zhu, Zhen
    Li, Weihang
    Zhu, Zixuan
    Yang, Siqi
    Zhou, Jun
    SCIENCE CHINA-INFORMATION SCIENCES, 2021, 64 (06)
  • [23] Design of portable biometric authenticators energy, performance, and security tradeoffs
    Hwang, DD
    Verbauwhede, I
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (04) : 1222 - 1231
  • [24] True Energy-Performance Analysis of the MTJ-Based Logic-in-Memory Architecture (1-Bit Full Adder)
    Ren, Fengbo
    Markovic, Dejan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (05) : 1023 - 1028
  • [25] Energy-Performance Trade-offs in Multiuser Scheduling: Large System Analysis
    Butt, M. Majid
    IEEE WIRELESS COMMUNICATIONS LETTERS, 2012, 1 (03) : 217 - 220
  • [26] Optimality analysis of energy-performance trade-off for server farm management
    Gandhi, Anshul
    Gupta, Varun
    Harchol-Balter, Mor
    Kozuch, Michael A.
    PERFORMANCE EVALUATION, 2010, 67 (11) : 1155 - 1171
  • [27] Design Considerations for 48-V VRM: Architecture, Magnetics, and Performance Tradeoffs
    Chen, Minjie
    Jiang, Shuai
    Cobos, Jose A.
    Lehman, Brad
    2023 FOURTH INTERNATIONAL SYMPOSIUM ON 3D POWER ELECTRONICS INTEGRATION AND MANUFACTURING, 3D-PEIM, 2023,
  • [28] DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
    Chen Xiaoyi Yao Qingdong Liu Peng Dept of Information Science and Electronic Engineering Zhejiang University Hangzhou China
    JournalofElectronics, 2005, (06)
  • [29] DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
    Chen Xiaoyi Yao Qingdong Liu Peng (Dept of Information Science and Electronic Engineering
    Journal of Electronics(China), 2005, (06) : 74 - 83
  • [30] Overview of the architecture, circuit design, and physical implementation of a first-generation cell processor
    Pham, DC
    Aipperspach, T
    Boerstler, D
    Bolliger, M
    Chaudhry, R
    Cox, D
    Harvey, P
    Harvey, PM
    Hofstee, HP
    Johns, C
    Kahle, J
    Kameyama, A
    Keaty, J
    Masubuchi, Y
    Pham, M
    Pille, J
    Posluszny, S
    Riley, M
    Stasiak, DL
    Suzuoki, M
    Takahashi, O
    Warnock, J
    Weitzel, S
    Wendel, D
    Yazawa, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 179 - 196