Energy-Performance Tradeoffs in Processor Architecture and Circuit Design: A Marginal Cost Analysis

被引:0
|
作者
Azizi, Omid [1 ]
Mahesri, Aqeel
Lee, Benjamin C. [1 ]
Patel, Sanjay J.
Horowitz, Mark [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
Microarchitecture; Energy efficiency; Design trade-offs; Optimization; Design space exploration; Co-optimization; SPACE EXPLORATION; POWER; MICROARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption has become a major constraint in the design of processors today. To optimize a processor for energy-efficiency requires an examination of energy-performance trade-offs in all aspects of the processor design space, including both architectural and circuit design choices. In this paper, we apply an integrated architecture-circuit optimization framework to map out energy-performance trade-offs of several different high-level processor architectures. We show how the joint architecture-circuit space provides a trade-off range of approximately 6.5x in performance for 4x energy, and we identify the optimal architectures for different design objectives. We then show that many of the designs in this space come at very high marginal costs. Our results show that, for a large range of design objectives, voltage scaling is effective in efficiently trading off performance and energy, and that the choice of optimal architecture and circuits does not change much during voltage scaling. Finally, we show that with only two designs-a dual-issue in-order design and a dual-issue out-of-order design, both properly optimized-a large part of the energy-performance trade-off space can be covered within 3% of the optimal energy-efficiency.
引用
收藏
页码:26 / 36
页数:11
相关论文
共 50 条
  • [1] Energy-performance tradeoffs for the shared memory in multi-processor systems-on-chip
    Patel, K
    Macii, E
    Poncino, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 361 - 364
  • [2] POSTER: Energy-Performance Tradeoffs in Multilevel Checkpoint Strategies
    Gomez, Leonardo A. Bautista
    Balaprakash, Prasanna
    Bouguerra, Mohamed-Slim
    Wild, Stefan M.
    Cappello, Franck
    Hovland, Paul D.
    2014 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING (CLUSTER), 2014, : 278 - 279
  • [3] Energy-Performance Tradeoffs for HPC Applications on Low Power Processors
    Calore, Enrico
    Schifano, Sebastiano Fabio
    Tripiccione, Raffaele
    EURO-PAR 2015: PARALLEL PROCESSING WORKSHOPS, 2015, 9523 : 737 - 748
  • [4] Energy-Performance Tradeoffs in laaS Cloud with Virtual Machine Scheduling
    DONG Jiankang
    WANG Hongbo
    CHENG Shiduan
    China Communications, 2015, (02) : 155 - 166
  • [5] Managing Energy-Performance Tradeoffs for Multithreaded Applications on Multiprocessor Architectures
    Park, Soyeon
    Jiang, Weihang
    Zhou, Yuanyuan
    Adve, Sarita
    SIGMETRICS'07: PROCEEDINGS OF THE 2007 INTERNATIONAL CONFERENCE ON MEASUREMENT & MODELING OF COMPUTER SYSTEMS, 2007, 35 (01): : 169 - 180
  • [6] Energy-Performance Tradeoffs in IaaS Cloud with Virtual Machine Scheduling
    Dong Jiankang
    Wang Hongbo
    Cheng Shiduan
    CHINA COMMUNICATIONS, 2015, 12 (02) : 155 - 166
  • [7] Energy-Performance Tradeoffs in laaS Cloud with Virtual Machine Scheduling
    DONG Jiankang
    WANG Hongbo
    CHENG Shiduan
    中国通信, 2015, 12 (02) : 155 - 166
  • [8] Energy-performance Exploration of a CGA-based SDR Processor
    Novo, D.
    Schuster, T.
    Bougard, B.
    Lambrechts, A.
    Van der Perre, L.
    Catthoor, F.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 56 (2-3): : 273 - 284
  • [9] Energy-performance tradeoffs in server farms with batch services and setup times
    Le-Anh, Thu
    Phung-Duc, Tuan
    PERFORMANCE EVALUATION, 2025, 168
  • [10] Modeling Energy-Performance Tradeoffs in ARM big. LITTLE Architectures
    Vasilakis, Evangelos
    Sourdis, Ioannis
    Papaefstathiou, Vassilis
    Psathakis, Antonis
    Katevenis, Manolis G. H.
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,