A Highly Parameterizable Simulator for Performance Analysis of NoC Architectures

被引:5
|
作者
Ghosh, Dhiman [1 ]
Ghosal, Prasun [1 ]
Mohanty, Saraju P. [2 ]
机构
[1] Indian Inst Engn Sci & Technol, Howrah 711103, WB, India
[2] Univ North Texas, Denton, TX 76203 USA
关键词
NoC Simulator; Real Traffic; Custom Task-mapping; System C and Qt;
D O I
10.1109/ICIT.2014.66
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Network, wireless, and multimedia applications executing on embedded chips demand massive data processing with lesser power consumption today. Journey of a new paradigm in the domain of parallel processing - Network-on-Chip ( NoC) starts here. But unlike its simpler look both the design and test costs for this kind of real many-core chips are too high. So efficient and accurate performance estimation tools with respect to the real application ASICs are needed for system level optimization and performance analysis in a cost-effective and flexible way. Simulator that allow exploring the best design options for a system before actually building it has been becoming inevitable in system design and optimization flows. Very few simulators have been developed so far addressing such problems. Some of them are popular with its better accuracy and others with a large set of configurable architectural parameters and traffic options. In this paper, a novel GUI based highly parameterizable NoC simulator has been proposed designed using Qt and System C that is capable of handling real embedded workload traces with custom task allocation support for early exploration of application specific Network-on-Chips.
引用
收藏
页码:311 / 315
页数:5
相关论文
共 50 条
  • [1] A Parameterizable NoC Router for FPGAs
    Brugge, Mike
    Khalid, Mohammed A. S.
    [J]. JOURNAL OF COMPUTERS, 2014, 9 (03) : 519 - 528
  • [2] Area/performance improvement of NoC architectures
    Vestias, Mario P.
    Neto, Horacio C.
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 193 - 198
  • [3] Design and Evaluation of a Parameterizable NoC Router for FPGAs
    Brugge, Mike
    Khalid, Mohammed A. S.
    [J]. FPGA 10, 2010, : 292 - 292
  • [4] Fault tolerance analysis of NoC architectures
    Lehtonen, Teijo
    Liljeberg, Pasi
    Plosila, Juha
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 361 - +
  • [5] Performance Comparison of Asynchronous NoC Router Architectures
    Kunthara, Rose George
    James, Rekha K.
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER NETWORKS AND COMMUNICATION TECHNOLOGIES (ICCNCT 2018), 2019, 15 : 649 - 659
  • [6] Performance Evaluation of NoC Architectures for Parallel Workloads
    Freitas, Henrique C.
    Alves, Marco A. Z.
    Schnorr, Lucas M.
    Navaux, Philippe O. A.
    [J]. 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 87 - 87
  • [7] A parameterizable fault simulator for bridging faults
    Engelke, P
    Becker, B
    Keim, M
    [J]. IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2000, : 63 - 68
  • [8] Customized NoC Topologies Construction for High Performance Communication Architectures
    Ezhumalai, P.
    Chilambuchelvan, A.
    [J]. ADVANCES IN POWER ELECTRONICS AND INSTRUMENTATION ENGINEERING, 2011, 148 : 88 - +
  • [9] CirKet: A Performance Efficient Hybrid Switching Mechanism for NoC Architectures
    FallahRad, Mohamad
    Patooghy, Ahmad
    Ziaeeziabari, Hesamedin
    Taheri, Ebadollah
    [J]. 19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 123 - 130
  • [10] Design and Evaluation of Avalon Compatible Adapter and Parameterizable NoC Router for FPGAs
    Murawski, Matthew
    Priya, Jenita R. M.
    Khalid, Mohammed
    [J]. 2015 IEEE 28TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2015, : 553 - 558