A Highly Parameterizable Simulator for Performance Analysis of NoC Architectures

被引:5
|
作者
Ghosh, Dhiman [1 ]
Ghosal, Prasun [1 ]
Mohanty, Saraju P. [2 ]
机构
[1] Indian Inst Engn Sci & Technol, Howrah 711103, WB, India
[2] Univ North Texas, Denton, TX 76203 USA
关键词
NoC Simulator; Real Traffic; Custom Task-mapping; System C and Qt;
D O I
10.1109/ICIT.2014.66
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Network, wireless, and multimedia applications executing on embedded chips demand massive data processing with lesser power consumption today. Journey of a new paradigm in the domain of parallel processing - Network-on-Chip ( NoC) starts here. But unlike its simpler look both the design and test costs for this kind of real many-core chips are too high. So efficient and accurate performance estimation tools with respect to the real application ASICs are needed for system level optimization and performance analysis in a cost-effective and flexible way. Simulator that allow exploring the best design options for a system before actually building it has been becoming inevitable in system design and optimization flows. Very few simulators have been developed so far addressing such problems. Some of them are popular with its better accuracy and others with a large set of configurable architectural parameters and traffic options. In this paper, a novel GUI based highly parameterizable NoC simulator has been proposed designed using Qt and System C that is capable of handling real embedded workload traces with custom task allocation support for early exploration of application specific Network-on-Chips.
引用
收藏
页码:311 / 315
页数:5
相关论文
共 50 条
  • [21] Application of deterministic and stochastic Petri-Nets for performance modeling of NoC architectures
    Blume, H.
    von Sydow, T.
    Becker, D.
    Noll, T. G.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (08) : 466 - 476
  • [22] exploiting the routing flexibility for energy/performance aware mapping of regular NoC architectures
    Hu, JC
    RAdu, M
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 688 - 693
  • [23] NoC-Enabled Multicore Architectures for Stochastic Analysis of Biomolecular Reactions
    Majumder, Turbo
    Li, Xian
    Bogdan, Paul
    Pande, Partha
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1102 - 1107
  • [24] DVFS Pruning for Wireless NoC Architectures
    Murray, Jacob
    Tang, Nghia
    Pande, Partha Pratim
    Heo, Deukhyoun
    Shirazi, Behrooz A.
    [J]. IEEE DESIGN & TEST, 2015, 32 (02) : 29 - 38
  • [25] Network interface for NoC based architectures
    Singh, S. P.
    Bhoj, S.
    Balasubramanian, D.
    Nagda, T.
    Bhatia, D.
    Balsara, P.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (05) : 531 - 547
  • [26] NoC Architectures for Silicon Interposer Systems
    Jerger, Natalie Enright
    Kannan, Ajaykumar
    Li, Zimo
    Loh, Gabriel H.
    [J]. 2014 47TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2014, : 458 - 470
  • [27] Trojan: A high-performance simulator for shared memory architectures
    Park, D
    Saavedra, RH
    [J]. PROCEEDINGS OF THE 29TH ANNUAL SIMULATION SYMPOSIUM, 1996, : 44 - 53
  • [28] A highly parameterizable parallel processor array architecture
    Kissler, Dmitrij
    Hannig, Frank
    Kupriyanov, Alexey
    Teich, Jurgen
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 105 - +
  • [29] ASYNCHRONOUS NOC ARCHITECTURES AND SYNTHESIS TOOL FLOWS
    不详
    [J]. IEEE MICRO, 2021, 41 (01) : 71 - 71
  • [30] Exploiting antenna directivity in wireless NoC architectures
    Mineo, Andrea
    Palesi, Maurizio
    Ascia, Giuseppe
    Catania, Vincenzo
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 59 - 66