Run-time Generation of Partial Configurations for Arithmetic Expressions

被引:2
|
作者
Silva, Miguel L. [1 ]
Ferreira, Joao Canas [2 ]
机构
[1] Univ Porto, DEEC, Fac Engn, Rua Campo Alegre 823, P-4100 Oporto, Portugal
[2] Univ Porto, INESC Porto, Fac Engn, Rua Campo Alegre 823, P-4100 Oporto, Portugal
关键词
RECONFIGURATION; MODULES; SYSTEMS;
D O I
10.1109/MWSCAS.2010.5548575
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Adaptive embedded systems can achieve enhanced flexibility by performing run-time reconfiguration of hardware. This paper describes a method to generate at run-time new partial FPGA configurations corresponding to arithmetic expressions. This is achieved by merging available partial bitstreams of arithmetic components to produce a new partial bitstream for a specific FPGA area. The connections among the components are mapped to the switch matrices of the reconfigurable fabric, and the corresponding information is added to the new partial configuration. The proposed method was implemented for a Virtex-II Pro FPGA with a 300 MHz PowerPC 405 CPU. It was used to create partial configurations in less than 69 s for sets of arithmetic circuits with up to 25 components and 208 connections.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 50 条
  • [1] GENERATION OF PARTIAL FPGA CONFIGURATIONS AT RUN-TIME
    Silva, Miguel L.
    Ferreira, Joao Canas
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 366 - +
  • [2] Run-time generation of partial FPGA configurations
    Silva, Miguel L.
    Ferreira, Joao Canas
    JOURNAL OF SYSTEMS ARCHITECTURE, 2012, 58 (01) : 24 - 37
  • [3] Run-time generation of partial FPGA configurations for subword operations
    Silva, Miguel L.
    Ferreira, Joao Canas
    MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (05) : 365 - 374
  • [4] Creation of Partial FPGA Configurations at Run-Time
    Silva, Miguel L.
    Ferreira, Joao Canas
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 80 - 87
  • [5] AUTOMATIC GENERATION OF RUN-TIME PARAMETERIZABLE CONFIGURATIONS
    Bruneel, Karel
    Stroobandt, Dirk
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 360 - 365
  • [6] GENERATION OF RUN-TIME ENVIRONMENTS
    KAISER, GE
    SIGPLAN NOTICES, 1986, 21 (07): : 51 - 57
  • [7] Run-Time Code Generation for Materials
    Reiter, Stephan
    RT08: IEEE/EG SYMPOSIUM ON INTERACTIVE RAY TRACING 2008, PROCEEDINGS, 2008, : 188 - 188
  • [8] Routine run-time code generation
    Kamin, S
    ACM SIGPLAN NOTICES, 2003, 38 (12) : 44 - 56
  • [9] A segmentation model for partial run-time reconfiguration
    Taher, Mohamed
    El-Ghazawi, Tarek
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 745 - 748
  • [10] Energy Reduction with Run-Time Partial Reconfiguration
    Liu, Shaoshan
    Pittman, Richard Neil
    Forin, Alessandro
    FPGA 10, 2010, : 292 - 292