A High Speed and Low Power Content-addressable Memory(CAM) Using Pipelined Scheme

被引:0
|
作者
Jiang, Shixiong [1 ]
Yan, Pengzhan [1 ]
Sridhar, Ramalingam [1 ]
机构
[1] Univ Buffalo, Dept Comp Sci & Engn, Buffalo, NY 14260 USA
关键词
Content-addressable memory (CAM); high speed; low power; pipeline;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel technique to design high performance Content-addressable memories(CAMs), with lower power and latency as compared to other similar structures. The first technique is to pipeline the search operation by distributing single matching operation into several segments for different search-line registers. Speed is improved significantly since four search-line registers are comparing in parallel. Meanwhile, by disabling the subsequent segments, the power consumption is also reduced. The second technique is to improve the speed further by using multi-bank search data registers structure. The experimental results show that up to 37.32% power savings can be obtained and 90.79% time can be shrieked as compared to conventional NOR-type CAM design.
引用
收藏
页码:345 / 349
页数:5
相关论文
共 50 条
  • [31] Content-addressable memory with spiking neurons
    Mueller, R
    Herz, AVM
    PHYSICAL REVIEW E, 1999, 59 (03): : 3330 - 3338
  • [32] A Low-Power Content-Addressable Memory Based on Clustered-Sparse Networks
    Jarollahi, Hooman
    Gripon, Vincent
    Onizawa, Naoya
    Gross, Warren J.
    PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 305 - 308
  • [33] Content-addressable memory with spiking neurons
    Mueller, R.
    Herz, A.V.M.
    Physical Review E - Statistical Physics, Plasmas, Fluids, and Related Interdisciplinary Topics, 1999, 59 (2-3): : 3330 - 3338
  • [34] Combination-Encoding Content-Addressable Memory With High Content Density
    Kim, Guhyun
    Kornijcuk, Vladimir
    Kim, Jeeson
    Kim, Dohun
    Hwang, Cheol Seong
    Jeong, Doo Seok
    IEEE ACCESS, 2019, 7 : 137620 - 137628
  • [35] Ferroelectric Devices for Content-Addressable Memory
    Tarkov, Mikhail
    Tikhonenko, Fedor
    Popov, Vladimir
    Antonov, Valentin
    Miakonkikh, Andrey
    Rudenko, Konstantin
    NANOMATERIALS, 2022, 12 (24)
  • [36] Pipelined match-lines and hierarchical search-lines for low-power content-addressable memories
    Pagiamtzis, K
    Sheikholeslami, A
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 383 - 386
  • [37] Binary Content-Addressable Memory System using Nanoelectromechanical Memory Switch
    Kim, Hyunju
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 270 - 271
  • [38] HIGH-THROUGHPUT DATA COMPRESSOR DESIGNS USING CONTENT-ADDRESSABLE MEMORY
    LEE, CY
    YANG, RY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1995, 142 (01): : 69 - 73
  • [39] Low-power content addressable memory (CAM) array for mobile devices
    Mohammad, Khader
    Qaroush, Aziz
    Washha, Mahdi
    Mohammad, Baker
    MICROELECTRONICS JOURNAL, 2017, 67 : 10 - 18
  • [40] Low-Power Content-Addressable Memory Design Using a Double Match-Line (DML) Architecture
    Lin, Ya-Chun
    Chang, Yen-Jen
    Wu, Tung-Chi
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 425 - 428