Dual Active-Feedback Frequency Compensation for Output-Capacitorless LDO With Transient and Stability Enhancement in 65-nm CMOS

被引:75
|
作者
Li, Guangxiang [1 ,2 ]
Qian, Huimin [1 ]
Guo, Jianping [1 ]
Mo, Bing [1 ,3 ,4 ]
Lu, Yan [5 ]
Chen, Dihu [1 ]
机构
[1] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou 510006, Peoples R China
[2] Renesas Elect Amer Inc, Bridgewater, NJ 08807 USA
[3] Nanjing Univ Sci & Technol, Nanjing 210094, Peoples R China
[4] Silicon Shenzhen Elect Technol Co Ltd, Shenzhen 518000, Peoples R China
[5] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Macau, Peoples R China
基金
中国国家自然科学基金;
关键词
Capacitorless; dual active-feedback frequency compensation (DAFFC); low-dropout regulator (LDO); stability; telescopic cascode output stage; LOW-DROPOUT REGULATOR; LOW-QUIESCENT CURRENT; HIGH PSR; AMPLIFIER; VOLTAGE;
D O I
10.1109/TPEL.2019.2910557
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An output-capacitorless low-dropout regulator (OCL-LDO) using a dual-active feedback frequency compensation (DAFFC) scheme with both transient and stability enhancement has been presented in this paper. The DAFFC scheme consists of two parallel active feedback paths, which creates two pole-zero pairs to effectively enhance the stability and transient response for the proposed OCL-LDO. Compared to the conventional single-path active-feedback frequency compensation method, the proposed DAFFC technique has provided one more design freedom with one more active feedback loop deployed and has been proved to be capable of obtaining better compensation effects with the same capacitor budget. Besides, the induced extra ac currents by the two active feedback loops have also enhanced the transient response of the proposed OCL-LDO. To substantiate the proposed DAFFC, a telescopic cascode output stage for error amplifier, and two on-chip compensation capacitors (5 and 1 pF, respectively) are needed. The proposed OCL-LDO has been implemented in 65-nm CMOS technology and the active chip area is 0.0105 mm(2). The output voltage is 0.8 V, and the minimum input voltage is 0.95 V at 100-mA loading current. The proposed OCL-LDO can work stably in a load range of 0 to 100 mA with 14-mu A quiescent current.
引用
收藏
页码:415 / 429
页数:15
相关论文
共 48 条
  • [41] A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process
    Manthena, Vamshi
    Miryala, Sandeep
    Deptuch, Grzegorz
    Carini, Gabriella
    2020 11TH IEEE ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON), 2020, : 570 - 576
  • [42] A 0.6-V 44.6-fJ/Cycle Energy-Optimized Frequency-Locked Loop in 65-nm CMOS With 20.3-ppm/°C Stability
    Truesdell, Daniel S.
    Dissanayake, Anjana
    Calhoun, Benton H.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (10): : 223 - 226
  • [43] 65/30 GHz dual-frequency wirelessly powered monolithic 1.83 mm2 wireless temperature sensor using a 3-stage inductor-peaked rectifier with on-chip antenna in 65-nm CMOS
    Gao, Hao
    Matters-Kammerer, Marion K.
    Baltus, Peter
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1275 - 1277
  • [44] A 265-μW Fractional-N Digital PLL With Seamless Automatic Switching Sub-Sampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65-nm CMOS
    Liu, Hanli
    Sun, Zheng
    Huang, Hongye
    Deng, Wei
    Siriburanon, Teerachot
    Pang, Jian
    Wang, Yun
    Wu, Rui
    Someya, Teruki
    Shirane, Atsushi
    Okada, Kenichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3478 - 3492
  • [45] A 1-10-MHz Frequency-Aware CMOS Active Rectifier With Dual-Loop Adaptive Delay Compensation and >230-mW Output Power for Capacitively Powered Biomedical Implants
    Erfani, Reza
    Marefat, Fatemeh
    Nag, Sudip
    Mohseni, Pedram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) : 756 - 766
  • [46] A 1-10MHz Frequency-Aware CMOS Active Rectifier with Dual-Loop Adaptive Delay Compensation and >230mW Output Power for Capacitively Powered Biomedical Implants
    Erfani, Reza
    Marefat, Fatemeh
    Mohseni, Pedram
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [47] A 54mW 1.2GS/s 71.5dB SNDR 50MHz BW VCO-Based CT ΔΣ ADC Using Dual Phase/Frequency Feedback in 65nm CMOS
    Reddy, Karthikeyan
    Dey, Siladitya
    Rao, Sachin
    Young, Brian
    Prabha, Praveen
    Hanumolu, Pavan Kumar
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [48] A 276–312-GHz (<inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula>12) Frequency Multiplier Chain With Milliwatt Level Output Power in 65-nm CMOS Technology
    Wu, Weiping
    Wang, Jingze
    Chen, Shi
    Chen, Shulan
    Bao, Xun
    Wang, Yan
    Zhang, Lei
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (11): : 1556 - 1559