共 48 条
- [41] A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process 2020 11TH IEEE ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON), 2020, : 570 - 576
- [42] A 0.6-V 44.6-fJ/Cycle Energy-Optimized Frequency-Locked Loop in 65-nm CMOS With 20.3-ppm/°C Stability IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (10): : 223 - 226
- [43] 65/30 GHz dual-frequency wirelessly powered monolithic 1.83 mm2 wireless temperature sensor using a 3-stage inductor-peaked rectifier with on-chip antenna in 65-nm CMOS 2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1275 - 1277
- [46] A 1-10MHz Frequency-Aware CMOS Active Rectifier with Dual-Loop Adaptive Delay Compensation and >230mW Output Power for Capacitively Powered Biomedical Implants 2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
- [47] A 54mW 1.2GS/s 71.5dB SNDR 50MHz BW VCO-Based CT ΔΣ ADC Using Dual Phase/Frequency Feedback in 65nm CMOS 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
- [48] A 276–312-GHz (<inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula>12) Frequency Multiplier Chain With Milliwatt Level Output Power in 65-nm CMOS Technology IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (11): : 1556 - 1559