A Novel High Performance and Energy Efficient NUCA Architecture for STT-MRAM LLCs With Thermal Consideration

被引:6
|
作者
Wu, Bi [1 ,2 ]
Dai, Pengcheng [1 ,2 ]
Cheng, Yuanqing [2 ]
Wang, Ying [3 ]
Yang, Jianlei [1 ,4 ]
Wang, Zhaohao [1 ,2 ]
Liu, Dijun [5 ]
Zhao, Weisheng [1 ,2 ]
机构
[1] Beihang Univ, Fert Beijing Inst, BDBC, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Microelect, Beijing 100191, Peoples R China
[3] Chinese Acad Sci, Inst Comp Technol, Beijing 100190, Peoples R China
[4] Beihang Univ, Sch Comp Sci & Engn, Beijing 100191, Peoples R China
[5] China Acad Informat & Commun Technol, Beijing 100191, Peoples R China
基金
中国国家自然科学基金; 北京市自然科学基金;
关键词
System-on-chip; Computer architecture; Magnetic tunneling; Transistors; Switches; Thermal sensors; Organizations; Cache; data migration; low power; spin transfer torque magnetic memory (STT-MRAM); thermal gradient; MAGNETIC TUNNEL-JUNCTION; MEMORY; CACHE; MODEL;
D O I
10.1109/TCAD.2019.2897707
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the speed gap of the modern processor and the off-chip main memory enlarges, on-chip cache capacity increases to sustain the performance scaling. As a result, the cache power occupies a large portion of the total power budget. Spin transfer torque magnetic memory (STT-MRAM) is proposed as a promising solution for the low power cache design due to its high integration density and ultralow leakage power. Nevertheless, the high write power and latency of STT-MRAM become new barriers for the commercialization of this emerging technology. In this paper, we investigate the thermal effect on the access performance of STT-MRAM, and observe that the temperature can affect the write delay and energy significantly. Then, we explore the nonuniform cache access (NUCA) design of the chip-multiprocessors with STT-MRAM-based last level cache (LLC). A thermal aware data migration policy, called "Thermosiphon," which takes advantage of the thermal property of STT-MRAM, is proposed to reduce the LLC write energy. This policy splits the LLC into different regions dynamically based on the thermal distribution monitored by thermal sensors available on-chip, and adaptively migrates write intensive data among different thermal regions considering the thermal gradient. Compared to the conventional NUCA design, our proposed design can save 41.2% write energy at most and 13.01% on average with negligible hardware overhead.
引用
收藏
页码:803 / 815
页数:13
相关论文
共 50 条
  • [21] Design Consideration of Magnetic Tunnel Junctions for Reliable High-Temperature Operation of STT-MRAM
    Lee, Kangho
    Kang, Seung H.
    IEEE TRANSACTIONS ON MAGNETICS, 2010, 46 (06) : 1537 - 1540
  • [22] Toward Energy-Efficient STT-MRAM Design With Multi-Modes Reconfiguration
    Cai, Hao
    Chen, Juntong
    Zhou, Yongliang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (07) : 2633 - 2639
  • [23] Selective Restore: an Energy Efficient Read Disturbance Mitigation Scheme for Future STT-MRAM
    Wang, Rujia
    Jiang, Lei
    Zhang, Youtao
    Wang, Linzhang
    Yang, Jun
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [24] A Disturbance-Free Energy-Efficient STT-MRAM Based on Complementary Polarizers
    Qu, Lianhua
    Zhao, Zhenyu
    Wang, Yao
    Tang, Haoyue
    Li, Huan
    Deng, Quan
    Li, Peng
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (10) : 1288 - 1291
  • [25] Embedded STT-MRAM for Energy-efficient and Cost-effective Mobile Systems
    Kang, Seung H.
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [26] Energy-Efficient Dynamic Data Encoding for Multi-Level STT-MRAM
    Alfailakawi, Mohammad Gh.
    Ahmad, Imtiaz
    Elghandour, Sarah
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 428 - 433
  • [27] AWARE (Asymmetric Write Architecture with REdundant blocks): A High Write Speed STT-MRAM Cache Architecture
    Kwon, Kon-Woo
    Choday, Sri Harsha
    Kim, Yusung
    Roy, Kaushik
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (04) : 712 - 720
  • [28] Exploiting TFET-based technology for energy-efficient STT-MRAM cells
    Perez, Santiago S.
    Bedoya, Alessandro
    Miguel Procel, Luis
    Taco, Ramiro
    INTERNATIONAL JOURNAL OF APPLIED ELECTROMAGNETICS AND MECHANICS, 2023, 73 (01) : 15 - 24
  • [29] SpinSim: A Computer Architecture-Level Variation Aware STT-MRAM Performance Evaluation Framework
    Ma, Haoyuan
    Wang, You
    Ali, Rashid
    Hou, Zhengyi
    Zhang, Deming
    Deng, Erya
    Wang, Gefei
    Zhao, Weisheng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [30] Architecture-level energy model for high-capacity STT-MRAM memory (Feb, 10.1080/00207217.2024.2312561, 2024)
    Yong, Ruoxue
    Lin, Hui
    Jiang, Yanfeng
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,