Novel FPGA-based signature match circuit for efficient network intrusion detection

被引:0
|
作者
Ou, Chien-Min [1 ]
机构
[1] Ching Yun Univ, Dept Elect Engn, Chungli 320, Taiwan
关键词
network intrusion detection system; FPGA implementation; pattern matching;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a novel FPGA-based signature match co-processor that can serve as the core of a hardware-based network intrusion detection system (NIDS). The key feature of the signature match co-processor is an architecture based on the shift-or algorithm, which employs simple shift registers, or-gates, and ROMs where patterns are stored. As compared with related work, experimental results show that the proposed work achieves higher throughput and less hardware resource in the FPGA implementations of NIDS systems.
引用
下载
收藏
页码:535 / +
页数:2
相关论文
共 50 条
  • [1] HIGH THROUGHPUT AND LOW AREA COST FPGA-BASED SIGNATURE MATCH CIRCUIT FOR NETWORK INTRUSION DETECTION
    Hwang, Wen-Jyi
    Ou, Chien-Min
    Shih, Ying-Nan
    Lo, Chia-Tien Dan
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2009, 32 (03) : 397 - 405
  • [2] An FPGA-based network intrusion detection architecture
    Das, Abhishek
    Nguven, David
    Zambreno, Joseph
    Memik, Gokhan
    Choudhary, Alok
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2008, 3 (01) : 118 - 132
  • [3] An FPGA-based network intrusion detection system with on-chip network interfaces
    Clark, C. R.
    Ulmer, C. D.
    Schimmel, D. E.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2006, 93 (06) : 403 - 420
  • [4] FPGA-based network intrusion detection for IEC 61850-based industrial network
    Kim, Junsik
    Park, Jaehyun
    ICT EXPRESS, 2018, 4 (01): : 1 - 5
  • [5] A signature match processor architecture for network intrusion detection
    Singaraju, J
    Bu, L
    Chandy, JA
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 235 - 242
  • [6] Fast, large-scale string match for a 10Gbps FPGA-based network Intrusion Detection System
    Sourdis, I
    Pnevmatikatos, D
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 880 - 889
  • [7] FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
    Yu, Jing
    Yang, Bo
    Sun, Ruiyuan
    Chen, Zhenxiang
    MINES 2009: FIRST INTERNATIONAL CONFERENCE ON MULTIMEDIA INFORMATION NETWORKING AND SECURITY, VOL 2, PROCEEDINGS, 2009, : 458 - 461
  • [8] The Shunt: An FPGA-Based Accelerator for Network Intrusion Prevention
    Weaver, Nicholas
    Paxson, Vern
    Gonzalez, Jose M.
    FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2007, : 199 - 206
  • [9] FPGA-based hardware implementation for network intrusion detection system rule matching module
    El-Nasr, Mohamad Abou
    Azab, Mohamed
    Rizk, Mohamed
    WSEAS Transactions on Circuits and Systems, 2006, 5 (01): : 154 - 161
  • [10] Efficient logic circuit for network intrusion detection
    Roan, Huang-Chun
    Ou, Chien-Min
    Hwang, Wen-Jyi
    Lo, Chia-Tien Dan
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2006, 4096 : 776 - 784