A field-programmable VLSI based on an asynchronous bit-serial architecture

被引:0
|
作者
Hariyama, Masanori [1 ]
Ishihara, Shota [1 ]
Wei, Chang Chia [1 ]
Karneyarna., Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Aoba Ku, Sendai, Miyagi 9808579, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel asynchronous architecture of Field-programmable gate arrays (FPGAs) to reduce the power consumption. In the dynamic power consumption of the conventional FPGAs, the power consumed by the switch blocks and clock distribution is dominant since FPGAs have complex switch blocks and the large number of registers for high programmability. To reduce the power consumption of switch blocks and clock distribution, asynchronous bit-serial architecture is proposed. To ensure the correct operation independent of data-path lengths, we use the level-encoded dual-rail encoding and propose its area-efficient implementation. The proposed field-programmable VLSI is implemented in a 90nm CMOS technology. The delay and the power consumption of the proposed FPVLSI are respectively 61% and 58% of those of 4-phase dual-rail encoding which is the most common encoding in delay sensitive encoding.
引用
收藏
页码:380 / 383
页数:4
相关论文
共 50 条
  • [1] Evaluation of a field-programmable VLSI based on an asynchronous bit-serial architecture
    Hariyama, Masanori
    Ishihara, Shota
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (09) : 1419 - 1426
  • [2] Field-programmable VLSI based on a bit-serial fine-grain architecture
    Hariyama, Masanori
    Chong, Weisheng
    Kameyama, Michitaka
    IEICE Transactions on Electronics, 2004, E87-C (11) : 1897 - 1902
  • [3] Field-programmable VLSI based on a bit-serial fine-grain architecture
    Hariyama, M
    Chong, WS
    Kameyama, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 1897 - 1902
  • [4] Program-counter-less bit-serial field-programmable VLSI processor with mesh-connected cellular array structure
    Ohsawa, N
    Sakamoto, O
    Hariyama, M
    Kameyama, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 258 - 259
  • [5] A BIT-SERIAL VLSI RECEPTIVE-FIELD ACCUMULATOR
    STROHBEHN, K
    ANDREOU, AG
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 323 - 328
  • [6] A field programmable bit-serial digital signal processor
    Rahim, SA
    Turner, LE
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 295 - 298
  • [7] VLSI ARCHITECTURE OF BIT-SERIAL QUASI-CYCLIC ENCODERS
    WANG, Q
    ELGUIBALY, FH
    BHARGAVA, VK
    ELECTRONICS LETTERS, 1986, 22 (22) : 1170 - 1171
  • [8] Design of a reconfigurable VLSI processor for robot control based on bit-serial architecture
    Department of Electrical Engineering, Hachinohe Institute of Technology, Hachinohe, 031-8501, Japan
    不详
    不详
    不详
    不详
    Syst Comput Jpn, 12 (43-51):
  • [9] Design of a multi-context FPVLSI based on an asynchronous bit-serial architecture
    Muthumala, Waidyasoorlya Hasitha
    Hariyama, Masanorl
    Kameyama, Michitaka
    2007 IEEE DALLAS/CAS WORKSHOP ON SYSTEM-ON-CHIP (SOC): DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2007, : 59 - 62
  • [10] Design of A Bit-Serial Artificial Neuron VLSI Architecture with Early Termination
    Chang, Yun-Nan
    Chen, Guan-Jhen
    2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2019, : 503 - 505