Nanometer device scaling in subthreshold circuits

被引:17
|
作者
Hanson, Scott [1 ]
Seok, Mingoo [1 ]
Sylvester, Dennis [1 ]
Blaauw, David [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
subthreshold circuits; device scaling; ultra-low power;
D O I
10.1109/DAC.2007.375254
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Subthreshold circuit design is a strong candidate for use in future low power applications. It is not clear, however, that device scaling to 45nm and beyond will be beneficial in subthreshold circuits. We investigate the implications of device scaling on subthreshold circuits and find that the slow scaling of gate oxide thickness leads to a 60% reduction in I-on/I-off between the 90nm and 32nm device generations. We highlight the effects of this device degradation on noise margins, delay, and energy. We subsequently propose an alternative scaling strategy and demonstrate significant improvements in noise margins, delay, and energy in sub-V-th circuits.
引用
收藏
页码:700 / +
页数:2
相关论文
共 50 条
  • [41] Subthreshold logical effort: A systematic framework for optimal subthreshold device sizing
    Keane, John
    Eom, Hanyong
    Kim, Tae-Hyoung
    Sapatnekar, Sachin
    Kim, Chris
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 425 - +
  • [42] Stack sizing for optimal current drivability in subthreshold circuits
    Keane, John
    Eom, Hanyong
    Kim, Tae-Hyoung
    Sapatnekar, Sachin
    Kim, Chris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 598 - 602
  • [43] Study of asynchronous Timing Strategies for digital Subthreshold Circuits
    Lotze, N.
    Ortmanns, M.
    Manoli, Y.
    ADVANCES IN RADIO SCIENCE, 2008, 6 (06) : 253 - 258
  • [44] Characterizing and modeling minimum energy operation for subthreshold circuits
    Calhoun, BH
    Chandrakasan, A
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 90 - 95
  • [45] Current sensing completion detection for subthreshold asynchronous circuits
    Akgun, Omer Can
    Leblebici, Yusuf
    Vittoz, Eric A.
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 376 - 379
  • [46] SUBTHRESHOLD-CURRENT REDUCTION CIRCUITS FOR MULTIGIGABIT DRAMS
    SAKATA, T
    ITOH, K
    HORIGUCHI, M
    AOKI, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (07) : 761 - 769
  • [47] Should nanometer circuits be periodically tested in the field?
    Singh, AD
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1280 - 1280
  • [48] Test consideration for nanometer scale CMOS circuits
    Roy, K
    Mak, TM
    Cheng, KT
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 313 - 315
  • [49] ANALYSIS OF SENSE AMPLIFIER CIRCUITS IN NANOMETER TECHNOLOGIES
    Suma, M. R.
    Madhumathy, P.
    Kumar, Bharath S.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [50] Study of interfacing circuits of nanometer level sensors
    Zhang, Shouyu
    Yu, Pu
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 1996, 30 (06): : 1 - 4