Nanometer device scaling in subthreshold circuits

被引:17
|
作者
Hanson, Scott [1 ]
Seok, Mingoo [1 ]
Sylvester, Dennis [1 ]
Blaauw, David [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
subthreshold circuits; device scaling; ultra-low power;
D O I
10.1109/DAC.2007.375254
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Subthreshold circuit design is a strong candidate for use in future low power applications. It is not clear, however, that device scaling to 45nm and beyond will be beneficial in subthreshold circuits. We investigate the implications of device scaling on subthreshold circuits and find that the slow scaling of gate oxide thickness leads to a 60% reduction in I-on/I-off between the 90nm and 32nm device generations. We highlight the effects of this device degradation on noise margins, delay, and energy. We subsequently propose an alternative scaling strategy and demonstrate significant improvements in noise margins, delay, and energy in sub-V-th circuits.
引用
收藏
页码:700 / +
页数:2
相关论文
共 50 条
  • [21] TRANSISTOR SCALING WITH CONSTANT SUBTHRESHOLD LEAKAGE
    SOKEL, R
    IEEE ELECTRON DEVICE LETTERS, 1983, 4 (04) : 85 - 87
  • [22] Fast Simulation Framework for Subthreshold Circuits
    Henry, Michael B.
    Griffin, Steven B.
    Nazhandali, Leyla
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2549 - 2552
  • [23] Temperature Independent Subthreshold Circuits Design
    Nabavi, Morteza
    Shams, Maitham
    Sawan, Mohammad
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 92 - 93
  • [24] An Electrical Model for Nanometer CMOS Device Stress Effect in Design and Simulation of Analog Reference Circuits
    Wang, Dong
    Chan, Pak Kwong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (05) : 958 - 968
  • [25] Design of nanometer scale CMOS circuits
    Roy, K
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 423 - 423
  • [26] Leakage in nanometer scale CMOS circuits
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    Neau, C
    Roy, K
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 307 - 312
  • [27] Leakage in nanometer scale CMOS circuits
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    Neau, C
    Roy, K
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 213 - 218
  • [28] Ultra low power subthreshold MOS current mode logic circuits using a novel load device concept
    Tajalli, Armin
    Vittoz, Eric
    Leblebici, Yusuf
    Brauer, Elizabeth J.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 304 - +
  • [29] Log-domain circuits in subthreshold MOS
    Himmelbauer, W
    Andreou, AG
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 26 - 30
  • [30] Variation Resilient Adaptive Controller for Subthreshold Circuits
    Mishra, Biswajit
    Al-Hashimi, Bashir M.
    Zwolinski, Mark
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 142 - 147