Fast Statistical Timing Analysis for Circuits with Post-Silicon Tunable Clock Buffers

被引:0
|
作者
Li, Bing [1 ]
Chen, Ning [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Inst Elect Design Automat, D-8000 Munich, Germany
关键词
NON-GAUSSIAN PARAMETERS; CRITICALITY COMPUTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Post-Silicon Tunable (PST) clock buffers are widely used in high performance designs to counter process variations. By allowing delay compensation between consecutive register stages, PST buffers can effectively improve the yield of digital circuits. To date, the evaluation of manufacturing yield in the presence of PST buffers is only possible using Monte Carlo simulation. In this paper, we propose an alternative method based on graph transformations, which is much faster, more than 1000 times, and computes a parametric minimum clock period. It also identifies the gates which are most critical to the circuit performance, therefore enabling a fast analysis-optimization flow.
引用
收藏
页码:111 / 117
页数:7
相关论文
共 50 条
  • [21] Trace-based post-silicon validation for vlsi circuits
    Liu, Xiao
    Xu, Qiang
    1600, Springer Verlag, Tiergartenstrasse 17, Heidelberg, D-69121, Germany (252): : 1 - 123
  • [22] A path-based methodology for post-silicon timing validation
    Lee, L
    Wang, LC
    Mak, TM
    Cheng, KT
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 713 - 720
  • [23] On Error Modeling of Electrical Bugs for Post-Silicon Timing Validation
    Gao, Ming
    Lisherness, Peter
    Cheng, Kwang-Ting
    Liou, Jing-Jia
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 701 - 706
  • [24] Synthesis of an Efficient Controlling Structure for Post-Silicon Clock Skew Minimization
    Kao, Yu-Chien
    Chou, Hsuan-Ming
    Tsai, Kun-Ting
    Chang, Shih-Chieh
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 746 - 749
  • [25] Scheduling of PDE Setting and Timing Tests for Post-Silicon Skew Tuning with Timing Margin
    Kaneko, Mineo
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 91 - 92
  • [26] Post-silicon Timing Diagnosis Made Simple using Formal Technology
    Kaiss, Daher
    Kalechstain, Jonathan
    2014 FORMAL METHODS IN COMPUTER-AIDED DESIGN (FMCAD), 2014, : 131 - 138
  • [27] BackSpace: Formal Analysis for Post-Silicon Debug
    De Paula, Flavio M.
    Gort, Marcel
    Hu, Alan J.
    Wilton, Steven J. E.
    Yang, Jin
    2008 FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2008, : 35 - +
  • [28] Post-Silicon Timing Validation Method using Path Delay Measurements
    Jang, Eun Jung
    Chung, Jaeyong
    Gattiker, Anne
    Nassif, Sani
    Abraham, Jacob A.
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 232 - 237
  • [29] Post-Silicon Tuning Based on Flexible Flip-Flop Timing
    Seo, Hyungjung
    Heo, Jeongwoo
    Kim, Taewhan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (01) : 11 - 22
  • [30] Representative Path Selection for Post-Silicon Timing Prediction Under Variability
    Xie, Lin
    Davoodi, Azadeh
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 386 - 391