Real-time image processing with dynamically reconfigurable architecture

被引:12
|
作者
Kessal, L [1 ]
Abel, N [1 ]
Demigny, D [1 ]
机构
[1] Cergy Pontoise Univ, CNRS, ENSEA, ETIS,UMR 8051, Cergy Pontoise, France
关键词
D O I
10.1016/j.rti.2003.07.001
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
During the last few years, many architectures using processors and/or field programmable gate arrays (FPGA) were built to accelerate computationally complex problems. The processors allow a high degree of flexibility, whilst the FPGA implementation might be considerably faster. In spite of the possibility of reconfiguring the conventional FPGA an unlimited number of time, many of these architectures were built to compute a single application. If the FPGA is reconfigured several times to execute various algorithms, the configuration time increases and degrades global performances. In this paper, an architecture dedicated to real-time image processing using the AT40K reconfigurable FPGA family is presented (ARDOISE project(1)). We discuss Dynamic Reconfiguration (or Run-Time Reconfiguration), a technique based on the reuse of the same device (an FPGA configured on the fly) by scheduling the execution of different algorithms building an application. The techniques and the tools developed to test and use the system are described. (C) 2003 Elsevier Ltd. All rights reserved.
引用
收藏
页码:297 / 313
页数:17
相关论文
共 50 条
  • [1] Special issue on reconfigurable architecture for real-time image processing
    Akil, Mohamed
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2008, 3 (03) : 117 - 118
  • [2] Special issue on reconfigurable architecture for real-time image processing
    Mohamed Akil
    [J]. Journal of Real-Time Image Processing, 2008, 3 : 117 - 118
  • [3] Architecture for dynamically reconfigurable real-time lossless compression
    Carter, AJ
    Audsley, NC
    [J]. REAL-TIME IMAGING VIII, 2004, 5297 : 231 - 241
  • [4] An Architecture for Dynamically Reconfigurable Real Time Audio Processing Systems
    Bruschi, Francesco
    Rana, Vincenzo
    Sciuto, Donatella
    [J]. PROCEEDINGS OF THE 2008 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2008, : 81 - 86
  • [5] Adaptive real-time image processing exploiting two dimensional reconfigurable architecture
    Lars Braun
    Diana Göhringer
    Thomas Perschke
    Volker Schatz
    Michael Hübner
    Jürgen Becker
    [J]. Journal of Real-Time Image Processing, 2009, 4 : 109 - 125
  • [6] A pipelined reconfigurable architecture for real-time image processing of robot vision servoing
    Wang, Fuzhi
    Huang, Dagui
    Sheng, Ge
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 2264 - 2269
  • [7] Adaptive real-time image processing exploiting two dimensional reconfigurable architecture
    Braun, Lars
    Goehringer, Diana
    Perschke, Thomas
    Schatz, Volker
    Huebner, Michael
    Becker, Juergen
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2009, 4 (02) : 109 - 125
  • [8] Pipelined architecture of reconfigurable specialised processors for a real-time image data pre-processing
    Wiatr, K
    [J]. ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 649 - 652
  • [9] A reconfigurable platform for real-time embedded video image processing
    Sedcole, NP
    Cheung, PYK
    Constantinides, GA
    Luk, W
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 606 - 615
  • [10] A NEW ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING
    READER, C
    SEARING, S
    SKUBIC, J
    VASQUEZ, M
    WEINER, L
    BOSE, G
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1985, 534 : 72 - 78