Device-level early floorplanning algorithms for RF circuits

被引:8
|
作者
Aktuna, M [1 ]
Rutenbar, RA [1 ]
Carley, LR [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
algorithms; integrated circuit layout; routing;
D O I
10.1109/43.752922
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-frequency circuits are notoriously difficult to lay out because of the tight coupling between device-level placement and wiring, Given that successful electrical performance requires careful control of the lowest-level geometric features-wire bends, precise length, planarity, etc., we suggest a new layout strategy for these circuits: early floorplanning at the device level. This paper develops a floorplanner for radio-frequency circuits based on a genetic algorithm (GA) that supports fully simultaneous placement and routing. The GA evolves slicing-style floorplans comprising devices and planned areas for wire meanders. Each floorplan candidate is fully routed with a gridless, detailed maze-router which can dynamically resize the floorplan as necessary. Experimental results demonstrate the ability of this approach to successfully optimize for wire planarity, realize multiple constraints on net lengths or phases, and achieve reasonable area in modest CPU times.
引用
收藏
页码:375 / 388
页数:14
相关论文
共 50 条
  • [1] Device-Level Vacuum Packaging for RF MEMS
    Rahman, M. Shahriar
    Chitteboyina, Murali M.
    Butler, Donald P.
    Celik-Butler, Zeynep
    Pacheco, Sergio P.
    McBean, Ronald V.
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2010, 19 (04) : 911 - 918
  • [2] Device-level photonic testing
    Matteo Burresi
    Nature Photonics, 2015, 9 : 8 - 9
  • [3] Ethernet down to device-level
    Hornis, Helge
    CONTROL ENGINEERING, 2007, 54 (06) : 24 - 25
  • [4] A modified line expansion algorithm for device-level routing of analog integrated circuits
    Gopalakrishnan, P
    Vasudevan, V
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 249 - 252
  • [5] Device-level packaging for optical integration
    Lecarpentier, Gilbert
    Racz, Livia
    Advanced Packaging, 2003, 12 (01): : 17 - 19
  • [6] Device-level buses have arrived
    Svacina, R
    HYDRAULICS & PNEUMATICS, 1996, 49 (10) : 81 - &
  • [7] Device-level APC in ion implantation for analog device
    Kyuho, Takashi
    Tsukihara, Tetsuya
    Wang, Qianyi
    Yamaoka, Masahiro
    Motosue, Takafumi
    Kimura, Koji
    ISSM 2006 CONFERENCE PROCEEDINGS- 13TH INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, 2006, : 110 - +
  • [8] Device-level benefits of industrial Ethernet
    Juan, Peishan
    CONTROL ENGINEERING, 2009, 56 (10) : 25 - 25
  • [9] Device-level and module-level three-dimensional integrated circuits created using oblique processing
    Burckel, D. Bruce
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (03):
  • [10] Device-level characterization of the flow of light in integrated photonic circuits using ultrafast photomodulation spectroscopy
    Bruck, Roman
    Mills, Ben
    Troia, Benedetto
    Thomson, David J.
    Gardes, Frederic Y.
    Hu, Youfang
    Mashanovich, Goran Z.
    Passaro, Vittorio M. N.
    Reed, Graham T.
    Muskens, Otto L.
    NATURE PHOTONICS, 2015, 9 (01) : 54 - 60