Device-level early floorplanning algorithms for RF circuits

被引:8
|
作者
Aktuna, M [1 ]
Rutenbar, RA [1 ]
Carley, LR [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
algorithms; integrated circuit layout; routing;
D O I
10.1109/43.752922
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-frequency circuits are notoriously difficult to lay out because of the tight coupling between device-level placement and wiring, Given that successful electrical performance requires careful control of the lowest-level geometric features-wire bends, precise length, planarity, etc., we suggest a new layout strategy for these circuits: early floorplanning at the device level. This paper develops a floorplanner for radio-frequency circuits based on a genetic algorithm (GA) that supports fully simultaneous placement and routing. The GA evolves slicing-style floorplans comprising devices and planned areas for wire meanders. Each floorplan candidate is fully routed with a gridless, detailed maze-router which can dynamically resize the floorplan as necessary. Experimental results demonstrate the ability of this approach to successfully optimize for wire planarity, realize multiple constraints on net lengths or phases, and achieve reasonable area in modest CPU times.
引用
收藏
页码:375 / 388
页数:14
相关论文
共 50 条
  • [41] Accurate product lifetime predictions based on device-level measurements
    Nigam, T.
    Parameshwaran, B.
    Krause, G.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 634 - +
  • [42] Device-level vacuum packaged uncooled microbolometer on a polyimide substrate
    Ahmed, Moinuddin
    Butler, Donald P.
    Celik-Butler, Zeynep
    INFRARED PHYSICS & TECHNOLOGY, 2016, 79 : 50 - 57
  • [43] Modeling Communication Reliability in LoRa Networks with Device-level Accuracy
    Toro-Betancur, Veronica
    Premsankar, Gopika
    Slabicki, Mariusz
    Di Francesco, Mario
    IEEE CONFERENCE ON COMPUTER COMMUNICATIONS (IEEE INFOCOM 2021), 2021,
  • [44] Toward OS-Level and Device-Level Cooperative Scheduling for Multitasking GPUs
    Long, Xinjian
    Gong, Xiangyang
    Liu, Yaguang
    Que, Xirong
    Wang, Wendong
    IEEE ACCESS, 2020, 8 : 65711 - 65725
  • [45] Stochastic collocation for device-level variability analysis in integrated photonics
    Yufei Xing
    Domenico Spina
    Ang Li
    Tom Dhaene
    Wim Bogaerts
    Photonics Research, 2016, (02) : 93 - 100
  • [46] New book on device-level networking available to CEI readers
    不详
    CONTROL ENGINEERING, 1996, : 9 - 9
  • [47] Fundamentals of fast simulation algorithms for RF circuits
    Nastov, Ognen
    Telichevesky, Rircardo
    Kundert, Ken
    White, Jacob
    PROCEEDINGS OF THE IEEE, 2007, 95 (03) : 600 - 621
  • [48] Ethernet-based device-level networks: Not always right for control
    Dierauer, P
    I&CS-INSTRUMENTATION & CONTROL SYSTEMS, 1999, 72 (02): : 83 - 84
  • [49] Device-level compact modeling of perpendicular Nanomagnetic Logic for benchmarking purposes
    Breitkreutz-v. Gamm, Stephan
    Ziemys, Grazvydas
    Eichwald, Irina
    Schmitt-Landsiedel, Doris
    Becherer, Markus
    Csaba, Gyorgy
    Bernstein, Gary H.
    Porod, Wolfgang
    2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2015, : 1033 - 1036
  • [50] RF constant level device
    Arnold, M
    ELECTRONICS WORLD, 2004, 110 (1819): : 48 - 48