Carbon Nanotube SRAM in 5-nm Technology Node Design, Optimization, and Performance Evaluation--Part I: CNFET Transistor Optimization

被引:10
|
作者
Chen, Rongmei [1 ]
Chen, Lin [2 ]
Liang, Jie [3 ]
Cheng, Yuanqing [2 ]
Elloumi, Souhir [4 ]
Lee, Jaehyun [5 ]
Xu, Kangwei [2 ]
Georgiev, Vihar P. [6 ]
Ni, Kai [7 ]
Debacker, Peter [1 ]
Asenov, Asen [6 ]
Todri-Sanial, Aida [4 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Beihang Univ, Sch Microelect, Beijing 100191, Peoples R China
[3] Shanghai Univ, Sch Microelect, Shanghai 200444, Peoples R China
[4] Univ Montpellier, CNRS, LIRMM, Microelect Dept, F-34095 Montpellier, France
[5] Synopsys Ltd, Glasgow G3 8HB, Lanark, Scotland
[6] Univ Glasgow, Sch Engn, Glasgow G12 8QQ, Lanark, Scotland
[7] Rochester Inst Technol, Dept Microsyst, Rochester, NY 14623 USA
基金
欧盟地平线“2020”;
关键词
CNTFETs; FinFETs; SRAM cells; Optimization; Logic gates; Field effect transistors; Stability analysis; Carbon nanotube field-effect transistor (CNFET) static random access memory (SRAM) cell; energy-delay-product (EDP); FinFET SRAM cell; read delay; static noise margin (SNM); static power; write delay; VIRTUAL-SOURCE MODEL; CAPACITANCE; ARRAYS; CELL; FETS;
D O I
10.1109/TVLSI.2022.3146125
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we propose a carbon nanotube (CNT) field-effect transistor (CNFET)-based static random access memory (SRAM) design at the 5-nm technology node that is optimized based on the tradeoff between performance, stability, and power efficiency. In addition to size optimization, physical model parameters including CNT density, CNT diameter, and CNFET flat band voltage are evaluated and optimized for CNFET SRAM performance improvement. Optimized CNFET SRAM is compared with state-of-the-art 7-nm FinFET SRAM cell based on Arizona State University [ASAP 7-nm FinFET predictive technology models (PTM)] library. We find that the read, write EDPs, and static power of the proposed CNFET SRAM cell are improved by 67.6%, 71.5%, and 43.6%, respectively, compared with the FinFET SRAM cell, with slightly better stability. CNT interconnects both inside and in-between CNFET SRAM cells are considered to compose an all-carbon-based SRAM (ACS) array which will be discussed in the Part II of this article. A 7-nm FinFET SRAM cell with copper interconnects is implemented and used for comparison.
引用
收藏
页码:432 / 439
页数:8
相关论文
共 18 条
  • [1] Carbon Nanotube SRAM in 5-nm Technology Node Design, Optimization, and Performance Evaluation--Part II: CNT Interconnect Optimization
    Chen, Rongmei
    Chen, Lin
    Liang, Jie
    Cheng, Yuanqing
    Elloumi, Souhir
    Lee, Jaehyun
    Xu, Kangwei
    Georgiev, Vihar P.
    Ni, Kai
    Debacker, Peter
    Asenov, Asen
    Todri-Sanial, Aida
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (04) : 440 - 448
  • [2] Design of a high performance CNFET 10T SRAM cell at 5nm technology node
    Yang, Zihao
    Yin, Minghui
    You, Yunxia
    Li, Zhiqiang
    Liu, Xin
    Zhang, Weihua
    IEICE ELECTRONICS EXPRESS, 2023, 20 (12):
  • [3] Interconnect-Aware Technology and Design Co-Optimization for the 5-nm Technology and Beyond
    Badaroglu, Mustafa
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 186 - 194
  • [4] Carbon nanotube transistor circuits - Models and tools for design and performance optimization
    Wong, H. -S. Philip
    Deng, Jie
    Arash
    Hazeghi
    Krishnamohan, Tejas
    Wan, Gordon C.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 819 - +
  • [5] Carbon Nanotube Transistor Compact Model for Circuit Design and Performance Optimization
    Deng, Jie
    Lin, Albert
    Wan, Gordon C.
    Wong, H. -S. Philip
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (02)
  • [6] Design and Performance Optimization of Junctionless Bottom Spacer FinFET for Digital/Analog/RF Applications at Sub-5nm Technology Node
    Valasa, Sresta
    Ramakrishna, K. V.
    Vadthiya, Narendar
    Bhukya, Sunitha
    Rao, N. Bheema
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (01)
  • [7] Optimization of 1.8V I/O circuits for performance, reliability at the 100nm technology node
    Menezes, V
    Keshav, CB
    Gupta, S
    Roopashree, M
    Krishnan, S
    Amerasekera, A
    Palau, G
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 122 - 127
  • [8] Design Insights into Thermal Performance of Vertically Stacked JL-NSFET with High-k Gate Dielectric for Sub 5-nm Technology Node
    Valasa, Sresta
    Tayal, Shubham
    Thoutam, Laxman Raju
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (04)
  • [9] Compact Modeling and Design Optimization of Carbon Nanotube Field-Effect Transistors for the Sub-10-nm Technology Nodes
    Lee, Chi-Shuen
    Pop, Eric
    Wong, H. -S. Philip
    2015 73RD ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2015, : 275 - 276
  • [10] Design Technology Co-optimization for Enabling 5nm gate-all-around Nanowire 6T SRAM
    Huynh-Bao, Trong
    Sakhare, Sushil
    Ryckaert, Julien
    Yakimets, Dmitry
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Wambacq, Piet
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,