Memory chip BIST architecture

被引:3
|
作者
Savir, J [1 ]
机构
[1] New Jersey Inst Technol, ECE Dept, Newark, NJ 07102 USA
关键词
D O I
10.1109/GLSV.1999.757462
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a random access memory (RAM, sometimes also called an array) test scheme that has the following attributes: 1. Can be used in both built-in mode and off chip/module mode. 2. Can be used to test and diagnose naked arrays. 3. Fault diagnosis is simple and is "free" for some faults during test. 4 is never subject to aliaising. 5. Depending upon the test length, it can detect many kinds of failures, like stuck-cells, decoder faults, shorts, pattern-sensitive, etc. 6. If used as built-in feature, it does not slow down the normal operation of the array. 7. Does not require storage of correct responses. A single response bit always indicates whether ct fault has been detected. Thus, the storage requirement for the implementation of the test scheme as zero. 8. If used as a built-in feature, the hardware overhead is very low.
引用
收藏
页码:384 / 385
页数:2
相关论文
共 50 条
  • [41] Chip BIST moves to MCMs and pc boards
    Lipman, J
    EDN, 1996, 41 (22) : 22 - 22
  • [42] E-BIST: enhanced test-per-clock BIST architecture
    Son, Y
    Chong, J
    Russell, G
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (01): : 9 - 15
  • [43] A memory grouping method for sharing memory BIST logic
    Miyazaki, Masahide
    Yoneda, Tomokazu
    Fujiwara, Hideo
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 671 - 676
  • [44] Physical-aware Memory BIST Datapath Synthesis: Architecture and Case-studies on Complex SoCs
    Devanathan, V. R.
    Bhavsar, Sunil
    Mehrotra, Rajat
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 457 - 458
  • [45] A Reconfigurable Built-in Memory Self-repair Architecture for Heterogeneous Cores with Embedded BIST Datapath
    Devanathan, V. R.
    Kale, Sumant
    PROCEEDINGS 2016 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2016,
  • [46] An Efficient 3D-IC On-chip Test Framework to Embed TSV Testing in Memory BIST
    Li, Liang-Che
    Hsu, Wen-Hsuan
    Lee, Kuen-Jong
    Hsu, Chun-Lung
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 520 - 525
  • [47] A transparent based programmable memory BIST
    Boutobza, Slimane
    Nicolaidis, Michael
    Lamara, Kheiredine M.
    Costa, Andrea
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 89 - +
  • [48] Hardware Overhead Reduction for Memory BIST
    Arai, Masayuki
    Iwasaki, Kazuhiko
    Nakao, Michinobu
    Suzuki, Iwao
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1046 - 1046
  • [49] Practical design techniques for memory BIST
    Burgess, I
    Young, G
    Jahangiri, J
    ELECTRONIC DESIGN, 1997, 45 (10) : 106 - &
  • [50] Effective Fault Isolation using Memory BIST and Logic BIST Diagnostic Techniques
    Kinger, Rakesh
    Tong, Chuck
    Chaudhry, Ayyaz
    Chowdhury, Vijay
    Sun, Wenzhen
    Deng, Hongqi
    Smith, Steve
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 176 - 181