Memory chip BIST architecture

被引:3
|
作者
Savir, J [1 ]
机构
[1] New Jersey Inst Technol, ECE Dept, Newark, NJ 07102 USA
关键词
D O I
10.1109/GLSV.1999.757462
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a random access memory (RAM, sometimes also called an array) test scheme that has the following attributes: 1. Can be used in both built-in mode and off chip/module mode. 2. Can be used to test and diagnose naked arrays. 3. Fault diagnosis is simple and is "free" for some faults during test. 4 is never subject to aliaising. 5. Depending upon the test length, it can detect many kinds of failures, like stuck-cells, decoder faults, shorts, pattern-sensitive, etc. 6. If used as built-in feature, it does not slow down the normal operation of the array. 7. Does not require storage of correct responses. A single response bit always indicates whether ct fault has been detected. Thus, the storage requirement for the implementation of the test scheme as zero. 8. If used as a built-in feature, the hardware overhead is very low.
引用
收藏
页码:384 / 385
页数:2
相关论文
共 50 条
  • [21] Layout-Aware and Programmable Memory BIST Synthesis for Nanoscale System-on-Chip Designs
    Kokrady, Aman
    Ravikumar, C. P.
    Chandrachoodan, Nitin
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 351 - 356
  • [22] Hardwired BIST Architecture of SRAM
    Majumdar, Shubhankar
    Bansod, Prashant P.
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [23] Memory BIST using ESP
    Du, XG
    Reddy, SM
    Ross, DE
    Cheng, WT
    Rayhawk, J
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 243 - 248
  • [24] An Effective Programmable Memory BIST for Embedded Memory
    Park, Youngkyu
    Park, Jaeseok
    Han, Taewoo
    Kang, Sungho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (12): : 2508 - 2511
  • [25] A modular memory BIST for optimized memory repair
    Oehler, Philipp
    Bosio, Alberto
    Di Natale, Giorgio
    Hellebrand, Sybille
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 171 - +
  • [26] Memory BIST with Address Programmability
    Fradi, Aymen
    Nicolaidis, Michael
    Anghel, Lorena
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [27] BIST Architecture for Multiple RAMs in SoC
    John, Preethy K.
    Antony, Rony P.
    7TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2017), 2017, 115 : 159 - 165
  • [28] A new BIST solution for system-on-chip
    Zhang, L
    Kuang, JS
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 109 - 113
  • [29] An ADC BIST with on-chip ramp generator
    Khatri, R.
    Puradkar, V. P.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (12) : 1121 - 1135
  • [30] An effective multi-chip BIST scheme
    Zorian, Y
    Bederr, H
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 10 (1-2): : 87 - 95