The complexity of VLSI power-delay optimization by interconnect resizing

被引:0
|
作者
Moiseev, Konstantin [2 ]
Kolodny, Avinoam [2 ]
Wimer, Shmuel [1 ]
机构
[1] Bar Ilan Univ, Sch Engn, Ramat Gan, Israel
[2] Technion Israel Inst Technol, EE Dept, Haifa, Israel
关键词
Power-delay optimization; VLSI interconnects; NP-completeness;
D O I
10.1007/s10878-010-9355-1
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The lithography used for 32 nanometers and smaller VLSI process technologies restricts the interconnect widths and spaces to a very small set of admissible values. Until recently the sizes of interconnects were allowed to change continuously and the implied power-delay optimal tradeoff could be formulated as a convex programming problem, for which classical search algorithms are applicable. Once the admissible geometries become discrete, continuous search techniques are inappropriate and new combinatorial optimization solutions are in order. A first step towards such solutions is to study the complexity of the problem, which this paper is aiming at. Though dynamic programming has been shown lately to solve the problem, we show that it is NP-complete. Two typical VLSI design scenarios are considered. The first trades off power and sum of delays (L (1)), and is shown to be NP-complete by reduction of PARTITION. The second considers power and max delays (L (a)), and is shown to be NP-complete by reduction of SUBSET_SUM.
引用
收藏
页码:292 / 300
页数:9
相关论文
共 50 条
  • [1] The complexity of VLSI power-delay optimization by interconnect resizing
    Konstantin Moiseev
    Avinoam Kolodny
    Shmuel Wimer
    [J]. Journal of Combinatorial Optimization, 2012, 23 : 292 - 300
  • [2] Power-Delay Optimization in VLSI Microprocessors by Wire Spacing
    Moiseev, Konstantin
    Kolodny, Avinoam
    Wimer, Shmuel
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (04)
  • [3] Power-delay optimization in MCML tapered buffers
    Alioto, Massimo
    Palumbo, Gaetano
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 141 - +
  • [4] Power-Delay Analysis of an ABACUS Parallel Integer Multiplier VLSI Implementation
    Ercan, Furkan
    Muhtaroglu, Ali
    [J]. 2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,
  • [5] A CMOS power-delay model for CAD optimization tools
    Delaurenti, M
    Masera, G
    Piccinini, G
    Roch, MR
    Zamboni, M
    [J]. IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 72 - 77
  • [6] A delay metric for VLSI interconnect
    Du, Z
    Wen, ZP
    Yu, LX
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 930 - 933
  • [7] Power-delay modeling of dynamic CMOS gates for circuit optimization
    Rossello, JL
    Segura, J
    [J]. ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 494 - 499
  • [8] Principle of CMOS circuit power-delay optimization with transistor sizing
    Yuan, JR
    Svensson, C
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 637 - 640
  • [9] Power-Delay Product Based Resource Library Construction for Effective Power Optimization in HLS
    Dutt, Shantanu
    Shi, Ouwen
    [J]. PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 229 - 236
  • [10] Complexity of minimum-delay gate resizing
    Chakraborty, S
    Murgai, R
    [J]. VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 425 - 430