Design Challenges and Methodologies in 3D Integration for Neuromorphic Computing Systems

被引:0
|
作者
Ehsan, M. Amimul [1 ]
An, Hongyu [1 ]
Zhou, Zhen [2 ]
Yi, Yang [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66045 USA
[2] Intel Corp, 3600 Juliette Ln, Santa Clara, CA 95054 USA
基金
美国国家科学基金会;
关键词
Neuromorphic Computing; Three Dimensional Integrated Circuit; CMOS; Modeling; and Simulations; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal oxide semiconductor (CMOS) VLSI systems. As the neural networks are wire dominated complicated system with myriad interconnected elements, it requires massively parallel processing for the computational task. However, the hardware implementation experiences some critical challenges and unsurmountable obstacles by using 2D planar circuits. Therefore, the potential three dimensional integration technology can be applied in hardware implementation of neuromorphic computing that provides a sustainable and promising alternative to the existing conventional integrated circuit (IC) technology by allowing vertical stacking of dies. 3D hardware interconnection between the neural layers not only offer high device interconnection density with greater reduction in parasitic, it also provides improved channel bandwidth using fast and energy efficient links with excellent distribution and communication among the neuron layers. Beyond these opportunities, it needs a thorough investigation to explore all the design issues and critical challenges for successful implementation of 3D neuromorphic computation for high performance application. In this work, we studied the design challenges of the 3D integration technology for neuromorphic computing systems, and possible ways to overcome the limitation of well-connected synaptic system.
引用
收藏
页码:24 / 28
页数:5
相关论文
共 50 条
  • [21] Overlay challenges in 3D heterogeneous integration
    Grauer, Yoav
    Miller, Andy
    La Tulipe, Douglas Charles
    Manassen, Amnon
    Eisenbach, Shlomo
    Bachar, Ohad
    Gronheid, Roel
    METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVI, 2022, 12053
  • [22] 3D integration and Challenges for Advanced RF and Microwave Systems: EDA Perspective
    Lahiji, Rosa R.
    Lee, Timothy T.
    Snapp, Warren P.
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [23] 3D integration and Challenges for Advanced RF and Microwave Systems: EDA Perspective
    Lahiji, Rosa R.
    Lee, Timothy T.
    Snapp, Warren P.
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [24] Design for 3D integration and applications
    Franzon, Paul D.
    Davis, William Rhett
    Steer, Michael B.
    Hao, Hua
    Lipa, Steven
    Luniya, Sonali
    Mineo, Christopher
    Oh, Julie
    Sule, Ambirish
    Thorolfsson, Thor
    2007 INTERNATIONAL SYMPOSIUM ON SIGNALS, SYSTEMS AND ELECTRONICS, VOLS 1 AND 2, 2007, : 254 - 257
  • [25] Design Aspects of 3D Integration of MEMS-based Systems
    Schneider, Peter
    Reitz, Sven
    Stolle, Joern
    Martin, Roland
    DTIP 2009: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2009, : 92 - 97
  • [26] Modeling and Design of A 3D Interconnect Based Circuit Cell Formed with 3D SiP Techniques Mimicking Brain Neurons for Neuromorphic Computing Applications
    Miao, Min
    Wang, Liyuan
    Chen, Tianfang
    Duan, Xiaoyang
    Zhang, Jincan
    Li, Na
    Sun, Lei
    Fang, Runiu
    Sun, Xin
    Liu, Huan
    Jin, Yufeng
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 490 - 497
  • [27] Hardware implementation of spike-based neuromorphic computing and its design methodologies
    Zhang, Lining
    Chan, Mansun
    FRONTIERS IN NEUROSCIENCE, 2023, 16
  • [28] 2D materials-based 3D integration for neuromorphic hardware
    Kim, Seung Ju
    Lee, Hyeon-Ji
    Lee, Chul-Ho
    Jang, Ho Won
    NPJ 2D MATERIALS AND APPLICATIONS, 2024, 8 (01)
  • [29] 3D Integration for Power-Efficient Computing
    Dutoit, D.
    Guthmuller, E.
    Miro-Panades, I.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 779 - 784
  • [30] 3D AND-Type Stacked Array for Neuromorphic Systems
    Jang, Taejin
    Kim, Suhyeon
    Chang, Jeesoo
    Min, Kyung Kyu
    Hwang, Sungmin
    Park, Kyungchul
    Lee, Jong-Ho
    Park, Byung-Gook
    MICROMACHINES, 2020, 11 (09)