VLSI design, and implementation of high-speed RS(204,188) decoder

被引:0
|
作者
You, YX [1 ]
Wang, JX [1 ]
Lai, FC [1 ]
Ye, YZ [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150001, Peoples R China
关键词
high-speed; Reed-Solomon; modified euclidean algorithm; composite field;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a new VLSI design and implementation of a high-speed three-stage pipelining Reed-Solomon (204,188) decoder based on the modified Euclidean algorithm (MEA). A new multiplier and inversion for GF(2(m)) are implemented on the composite field GF(2(2n)) (m =2n), which offers no more than 75% hardware requirements of standard Mastrovito multiplier and ROM respectively By setting the new initial conditions of MEA, a novel parallel MEA architecture is proposed to reuse the registers and multipliers, which can save about 30% hardware overheads compared to the conventional architecture with the same decoding rate. Using 0.25mum CMOS technology, the complexity of the proposed RS decoder is about 30,000 gates with the decoding latency of 239 clock cycles and a throughput of 1.6 Gbit/s.
引用
收藏
页码:82 / 86
页数:5
相关论文
共 50 条
  • [1] VLSI design and implementation of high-speed Viterbi decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    [J]. 2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 64 - 68
  • [2] RS(204,188)码连续解码的设计
    陆松
    景新幸
    [J]. 电子科技, 2009, (12) : 103 - 106
  • [3] A VLSI design of a high-speed Reed-Solomon decoder
    Lee, HH
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 316 - 320
  • [4] RS(204,188)码连续编码的设计
    陆松
    景新幸
    [J]. 山西电子技术, 2009, (04) : 39 - 40
  • [5] A (204,188) Reed-Solomon decoder using decomposed Euclidean algorithm
    Chang, HC
    Cheng, CY
    Tsai, SH
    Lee, CY
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 262 - 265
  • [6] VLSI Design and Hardware Implementation of High-Speed Energy-Efficient Logarithmic-MAP Decoder
    Shresthal, Rahul
    Paily, Roy P.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 406 - 412
  • [7] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    [J]. 2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208
  • [8] 高速RS(204,188)译码器的FPGA实现
    许林峰
    [J]. 电讯技术, 2007, (04) : 152 - 155
  • [9] Design and implementation of high-speed Reed-Solomon decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    [J]. 1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 146 - 149
  • [10] RS(204,188)编码器的设计与实现
    游余新
    王进祥
    来逢昌
    [J]. 微处理机, 2001, (01) : 50 - 52