3D TSV Mid-End Processes and Assembly/Packaging Technology

被引:0
|
作者
Yoon, Seung Wook [1 ]
Hsiao, Yung Kuan [1 ]
Dzafir, Shariff [1 ]
Bum, Andy Yong Chang [1 ]
Choi, Won Kyung [1 ]
Kim, Y. C. [2 ]
Kang, G. T. [2 ]
Marimuthu, Pandi C. [1 ]
机构
[1] STATS ChipPAC Ltd, 5 Yishun St 23, Singapore 768442, Singapore
[2] STATS ChipPAC Korea Ltd, Ichon 467701, Kyunggi Do, South Korea
关键词
Through Silicon Via (TS); packaging and assembly; microbump; Cu column; Chip-to-Chip; Chip-to-Wafer; 3D integration; TSV; IPD; eWLB (embedded wafer level BGA);
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demand for new and more advanced electronic products with a smaller form factor, superior functionality and performance with a lower overall cost has driven semiconductor industry to develop more innovative and emerging advanced packaging technologies. One of the hottest topics in the semiconductor industry today is a 3D packaging using Through Silicon Via (TSV) technology. Driven by the need for improved electrical performance or the reduction of timing delays, methods to use short vertical interconnects have been developed to replace the long interconnects found in 2D packaging. The industry is gearing up to move from technology path finding phase for TSV into commercialization phase, where economic realities will determine the technologies that can be adopted. Choosing the right process equipment and materials, combined with innovative design solutions addressing thermal and electrical issues will be the key success factors. This paper addresses TSV middle-end process as well as TSV assembly/packaging process. Latest developments in the key elements of 3D Si integration such as backside via reveal and thin wafer handling. The status of "bridge" technologies such as interposers and TSV substrates as an interim play prior to full productization of the active Si TSV approach is reviewed with specific examples of configurations approaching volume production in real products. For TSV assembly/packaging, microbump bonding and reliability characterization will be discussed. TSV Packaging challenges and experimental results will be presented for CTC (Chip-to-Chip), CTW (Chip-to-Wafer) bonding with ultra fine pitch microbump interconnections in this paper. Integrating TSV and IPD technology in an eWLB design delivers clear advantages such as advanced heterogeneous system integration, higher electrical performance and reduced form factor packaging. The ability to integrate TSV and IPD with eWLB technology opens up a wide range of possible design configurations for SiP and 3D packaging at the silicon level.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Electrochemical Process for 3D TSV without CMP and Lithographic Processes
    Koo, Ja-Kyung
    Lee, Jae-Ho
    [J]. ELECTRONIC MATERIALS LETTERS, 2014, 10 (02) : 485 - 490
  • [32] Electrochemical process for 3D TSV without CMP and lithographic processes
    Ja-Kyung Koo
    Jae-Ho Lee
    [J]. Electronic Materials Letters, 2014, 10 : 485 - 490
  • [33] Room temperature debonding - An enabling technology for TSV and 3D integration
    Matthias, Thorsten
    Pauzenberger, Guenter
    Burggraf, Juergen
    Burgstaller, Daniel
    Lindner, Paul
    [J]. 2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [34] Room temperature debonding - an enabling technology for TSV and 3D integration
    Matthias, Thorsten
    Huysmans, Fran
    Burggraf, Juergen
    Burgstaller, Daniel
    Lindner, Paul
    [J]. PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 236 - 239
  • [35] New Technologies for advanced high density 3D packaging by using TSV process
    Kettner, Paul
    Kim, Bioh
    Pargfrieder, Stefan
    Zhu, Swen
    [J]. 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 43 - 45
  • [36] Photo-imageable Spin-on Dielectrics for TSV 3D Packaging Applications
    Zhang, Ruzhi Mike
    Lee, Chien-Hsien Sam
    Wolfer, Elizabeth
    Nagahara, Tatsuro
    [J]. 2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [37] A proactive technology selection model for new technology: The case of 3D IC TSV
    Hung, Chih-Young
    Lee, Wen-Yi
    [J]. TECHNOLOGICAL FORECASTING AND SOCIAL CHANGE, 2016, 103 : 191 - 202
  • [38] Metal Film Bridge with TSV-based 3D Wafer Level Packaging
    Guo, Yunlong
    Lou, Wenzhong
    Ding, Xuran
    [J]. 2015 IEEE 10TH INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (NEMS), 2015, : 430 - 434
  • [39] Effects of dimension parameters and defect on TSV thermal behavior for 3D IC packaging
    Pan, Yuanxing
    Li, Fei
    He, Hu
    Li, Junhui
    Zhu, Wenhui
    [J]. MICROELECTRONICS RELIABILITY, 2017, 70 : 97 - 102
  • [40] IC Packaging: 3D IC Technology and Methods
    Kumar, Adesh
    Verma, Gaurav
    Nath, Vijay
    Choudhury, Sushabhan
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON NANO-ELECTRONICS, CIRCUITS & COMMUNICATION SYSTEMS, 2017, 403 : 303 - 317