The design of high-speed pipelined analog-to-digital converters using voltage-mode sampling and current-mode processing techniques

被引:0
|
作者
Liow, YY [1 ]
Wu, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Integrated Circuits & Syst Lab, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new structure of 8-bit CMOS pipelined analog-to-digital converter (ADC) is proposed and analyzed. In order to achieve a high conversion rate, the proposed new structure adopts voltage-mode open-loop sampling circuit and current-mode circuits to perform subtraction, sub-DAC operation, and comparison. Due to current-mode subtraction operation, the close-loop circuit can be avoided to improve the speed performance. Moreover, current steering sub-DAC is used to enhance the sub-DAC speed. From the simulation results on the demonstrative example, the proposed pipelined ADC architecture can achieve 8-bit accuracy with a sampling rate up to 71.4MS/s when the input signal frequency is 10M Hz. The power dissipation of the pipelined ADC is 205mW at the conversion rate of 71.4 MS/s with a single 3.3V power supply and 1P5M 0.25mum CMOS process. The proposed structure can reach a higher speed if the voltage-sampling delay is reduced.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 50 条
  • [1] New current-mode wave-pipelined architectures for high-speed analog-to-digital converters
    Wu, CY
    Liow, YY
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) : 25 - 37
  • [2] ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS USING CURRENT-MODE TECHNIQUES
    NAIRN, DG
    SALAMA, CAT
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (02): : 163 - 168
  • [3] High-speed CMOS current-mode wave-pipelined analog-to-digital converter
    Wu, CY
    Liow, YY
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 907 - 910
  • [4] CURRENT-MODE ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    NAIRN, DG
    SALAMA, CAT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 997 - 1004
  • [5] A current mode high-speed algorithmic analog-to-digital converter
    Guimaraes, HL
    Dias, JAS
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 873 - 876
  • [6] Circuit design: A study on voltage-mode to current-mode conversion techniques
    Hilas, CS
    Laopoulos, T
    [J]. MELECON '96 - 8TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, VOLS I-III: INDUSTRIAL APPLICATIONS IN POWER SYSTEMS, COMPUTER SCIENCE AND TELECOMMUNICATIONS, 1996, : 1309 - 1312
  • [7] CURRENT MODE ANALOG-TO-DIGITAL CONVERTERS
    NAIRN, DG
    SALAMA, CAT
    [J]. 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1588 - 1591
  • [8] Built-in self-test design of current-mode algorithmic analog-to-digital converters
    Wey, CL
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (03) : 667 - 671
  • [9] A modified active current mirror suitable for current-mode algorithmic analog-to-digital converters
    Kaya, T
    Zeki, A
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 257 - 260
  • [10] Design techniques for 1.5-V low-power CMOS current-mode cyclic analog-to-digital converters
    Chen, CC
    Wu, CY
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (01): : 28 - 40