Design techniques for 1.5-V low-power CMOS current-mode cyclic analog-to-digital converters

被引:12
|
作者
Chen, CC [1 ]
Wu, CY [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
关键词
ADC; current mode; low power; low voltage;
D O I
10.1109/82.659454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design techniques to realize low-voltage low-power (LVLP) cyclic current-mode analog-to-digital converters (IADC's) in the CMOS digital process are presented. First, a modified reference-nonrestoring (MRN) algorithm is proposed. By using the MRN algorithm, the digital correction (DCN) technique can be embedded into the cyclic architecture to reduce the linearity errors caused by the comparator inaccuracy and the offset of the sample/hold (S/H) operations. Moreover, new LVLP fully differential current-mode circuits performing the S/H, multiplication-by-2, and current comparison are also developed to implement the cyclic IADC without the use of linear capacitors or a multithreshold process. An experimental chip for the proposed IADC with an active area of 4 mm(2) has been fabricated in 0.8 mu m n-well CMOS technology. With a 1.5-V supply voltage, the fabricated IADC achieves 10-bit resolution with the differential nonlinearity (DNL) of 0.63 LSB and integral nonlinearity (INL) of 1.4 LSB when operated at a 12-ks/s conversion rate. The power consumption of the IADC core circuit is 2 mW.
引用
收藏
页码:28 / 40
页数:13
相关论文
共 50 条
  • [1] ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS USING CURRENT-MODE TECHNIQUES
    NAIRN, DG
    SALAMA, CAT
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (02): : 163 - 168
  • [2] Capacitor Scaling for Low-Power Design of Cyclic Analog-to-Digital Converters
    Zaare', Maryam
    Lotfi, Reza
    Maymandi-nejad, Mohammad
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1456 - 1459
  • [3] CURRENT-MODE ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    NAIRN, DG
    SALAMA, CAT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 997 - 1004
  • [4] CURRENT MODE ANALOG-TO-DIGITAL CONVERTERS
    NAIRN, DG
    SALAMA, CAT
    [J]. 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1588 - 1591
  • [5] An algorithmic of analog-to-digital converter using current-mode and digital CMOS process
    Oki, N
    [J]. 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 520 - 521
  • [6] Trends in the Design of High-speed, Low-power Analog-to-Digital Converters
    Furuta, Masanori
    Itakura, Tetsuro
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 169 - 171
  • [7] Built-in self-test design of current-mode algorithmic analog-to-digital converters
    Wey, CL
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (03) : 667 - 671
  • [8] Design techniques for a CMOS low-power low-voltage fully differential flash analog-to-digital converter
    Lee, TS
    Luo, LD
    Lin, CS
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 357 - 360
  • [9] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    [J]. PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256
  • [10] Design techniques for high performance CMOS flash analog-to-digital converters
    Park, S
    Flynn, MP
    [J]. PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 131 - 134