The design of high-speed pipelined analog-to-digital converters using voltage-mode sampling and current-mode processing techniques

被引:0
|
作者
Liow, YY [1 ]
Wu, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Integrated Circuits & Syst Lab, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new structure of 8-bit CMOS pipelined analog-to-digital converter (ADC) is proposed and analyzed. In order to achieve a high conversion rate, the proposed new structure adopts voltage-mode open-loop sampling circuit and current-mode circuits to perform subtraction, sub-DAC operation, and comparison. Due to current-mode subtraction operation, the close-loop circuit can be avoided to improve the speed performance. Moreover, current steering sub-DAC is used to enhance the sub-DAC speed. From the simulation results on the demonstrative example, the proposed pipelined ADC architecture can achieve 8-bit accuracy with a sampling rate up to 71.4MS/s when the input signal frequency is 10M Hz. The power dissipation of the pipelined ADC is 205mW at the conversion rate of 71.4 MS/s with a single 3.3V power supply and 1P5M 0.25mum CMOS process. The proposed structure can reach a higher speed if the voltage-sampling delay is reduced.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 50 条
  • [11] Design considerations on current-mode and voltage-mode control methods for half-bridge converters
    Rossetto, L
    Spiazzi, G
    [J]. APEC '97 - TWELFTH ANNUAL APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 1997, : 983 - 989
  • [12] New analog current-mode/voltage-mode fuzzifier with continuously adjustable parameters
    Saavedra, P
    Lopez, A
    Zrilic, J
    Ramirez-Angulo, J
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 31 - 34
  • [13] Resolution of a current-mode algorithmic analog-to-digital converter
    Giustolisi, G
    Palumbo, G
    Pennisi, S
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2002, 49 (10) : 1480 - 1486
  • [14] Current-mode algorithmic pipeline analog-to-digital converter
    Correia, AJ
    Guilherme, JC
    Franca, JE
    [J]. APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 401 - 404
  • [15] BICMOS CIRCUITS FOR HIGH-SPEED CURRENT-MODE D/A CONVERTERS
    ROMANCZYK, RJ
    LEUNG, BH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) : 923 - 934
  • [16] TRANSIENT RADIATION TEST TECHNIQUES FOR HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS
    TURFLINGER, TL
    DAVEY, MV
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (06) : 2356 - 2361
  • [17] Current-Mode Reference Shifting Solution for MDAC-based Analog-to-Digital Converters
    Pacheco, Joao
    Figueiredo, Michael
    Paulino, Nuno
    Goes, Joao
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [18] An algorithmic of analog-to-digital converter using current-mode and digital CMOS process
    Oki, N
    [J]. 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 520 - 521
  • [19] Low-to-High Voltage Range Analog Converters based on Current-mode Signal Processing
    Jankowski, Mariusz
    Napieralski, Andrzej
    [J]. 2013 12TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS (CADSM 2013), 2013, : 416 - 418
  • [20] HIGH-SPEED DIGITAL-TO-ANALOG AND ANALOG-TO-DIGITAL TECHNIQUES
    HENRY, TW
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1973, NS20 (05) : 52 - 66