A 2.4 pJ Ferroelectric-Based Non-Volatile Flip-Flop with 10-Year Data Retention Capability

被引:0
|
作者
Kimura, Hiromitsu [1 ]
Fuchikami, Takaaki [1 ]
Marumoto, Kyoji [1 ]
Fujimori, Yoshikazu [1 ]
Izumi, Shintaro [2 ]
Kawaguchi, Hiroshi [2 ]
Yoshimoto, Masahiko [2 ]
机构
[1] ROHM Co Ltd, Ukyo Ku, 21 Saiin Mizosaki Cho, Kyoto 6158585, Japan
[2] Kobe Univ, Nada Ku, Kobe, Hyogo 6578501, Japan
关键词
Non-volatile logic; Non-volatile flip-flop; Ferroelectric capacitor; Low power; Microporcessor; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A ferroelectric-based (FE-based) non-volatile flip-flop (NVFF) is proposed for low-power LSI. Since leakage current in a logic circuit can be cut off by non-volatile storage capability of NVFFs, the standby power is reduced to zero. The use of complementarily stored data in coupled FE capacitors makes it possible to achieve 88% reduction of FE capacitor size while maintaining a wide read voltage margin of 240mV (minimum) at 1.5V, which results in 2.4pJ low access energy with 10-year, 85 degrees C data retention capability. An access speed of FE capacitors can be adaptively changed according to required retention time, which becomes 1.6 mu s for 10-year data retention, and 170ns for 10-hour data retention. Especially, short-term data retention is suitable for power gating implementation. Applying the proposed circuitry in 32bit CPU of a vital sensor LSI, its power consumption becomes 13% of that of conventional one with area overhead of 64% using 130nm CMOS with Pb(Zr,Ti)O-3(PZT) thin films.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 47 条
  • [31] Energy/Reliability Trade-Offs in Low-Voltage ReRAM-Based Non-Volatile Flip-Flop Design
    Kazi, Ibrahim
    Meinerzhagen, Pascal
    Gaillardon, Pierre-Emmanuel
    Sacchetto, Davide
    Leblebici, Yusuf
    Burg, Andreas
    De Micheli, Giovanni
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3155 - 3164
  • [32] Low-energy spin-orbit torque MTJ-based non-volatile flip-flop with data-aware backup technique
    Kang, G.
    Kim, T.
    Park, J.
    [J]. ELECTRONICS LETTERS, 2019, 55 (22) : 1178 - 1179
  • [33] A Ferroelectric-Based Volatile/Non-Volatile Dual-Mode Buffer Memory for Deep Neural Network Accelerators
    Luo, Yandong
    Luo, Yuan-Chun
    Yu, Shimeng
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (09) : 2088 - 2101
  • [34] Non-Volatile Non-Shadow Flip-Flop using Spin Orbit Torque for Efficient Normally-off Computing
    Bishnoi, Rajendra
    Oboril, Fabian
    Tahoori, Mehdi B.
    [J]. 2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 769 - 774
  • [35] Utilizing Valley-Spin Hall Effect in WSe2 for Low Power Non-Volatile Flip-Flop Design
    Cho, K.
    Thirumala, S. K.
    Liu, X.
    Thakuria, N.
    Chen, Z.
    Gupta, S. K.
    [J]. 2020 DEVICE RESEARCH CONFERENCE (DRC), 2020,
  • [36] High-Speed, Low-Power, Magnetic Non-Volatile Flip-Flop With Voltage-Controlled, Magnetic Anisotropy Assistance
    Kang, Wang
    Ran, Yi
    Lv, Weifeng
    Zhang, Youguang
    Zhao, Weisheng
    [J]. IEEE MAGNETICS LETTERS, 2016, 7 : 1 - 5
  • [37] Voltage-Gated Spin-Hall Effect based Magnetic Non-volatile Flip-Flop for High Speed, Low Power and Compact Cell Area
    Zhang, Kaili
    Zhang, Deming
    Wang, Chengzhi
    Zeng, Lang
    Zhao, Weisheng
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [38] Non-volatile data storage in HfO2-based ferroelectric FETs
    Schroeder, U.
    Yurchuk, E.
    Mueller, S.
    Mueller, J.
    Slesazeck, S.
    Schloesser, T.
    Trentzsch, M.
    Mikolajick, T.
    [J]. 2012 12TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, 2012, : 60 - 63
  • [39] Dual Mode Ferroelectric Transistor based Non-Volatile Flip-Flops for Intermittently-Powered Systems
    Thirumala, S. K.
    Raha, A.
    Jayakumar, H.
    Ma, K.
    Narayanan, V
    Raghunathan, V
    Gupta, S. K.
    [J]. PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 176 - 181
  • [40] Experimental 128-kbit ferroelectric memory with 1012 endurance and 10-year data retention
    Chung, Y
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2002, 149 (02): : 136 - 143