A novel charge recycle read write assist technique for energy efficient and fast 20 nm 8T-SRAM array

被引:9
|
作者
Nayak, Debasish [1 ]
Acharya, Debiprasad Priyabrata [3 ]
Rout, Prakash Kumar [1 ]
NandA, Umakanta [2 ]
机构
[1] Silicon Inst Technol, Dept Elect & Instrumentat Engn, Bhubaneswar 751024, India
[2] Vellore Inst Technol, Dept Elect & Commun Engn, Amaravati 522237, AP, India
[3] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
SRAM; Assist technique; Charge recycling; Half-selected cell; Leakage current; SRAM CELL; BIT-LINE; LOW-POWER; STABILITY; ABILITY; ACCESS;
D O I
10.1016/j.sse.2018.07.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The read instability of conventional 6T-SRAM cell has made the 8T-SRAM cell a substitute for high data reliability. But the single ended nature of read operation demands a complete V-dd swing of high capacitive read bit lines leading to large energy consumption. A novel assist technique using charge recycling concept is proposed here which reduces the read and write energy by reducing the voltage swing. Mathematical analysis of the proposed technique, theoretically predicts the read and write energy to reduce by 75% and 25% respectively compare to that of the conventional 8T-SRAM array. Experimental simulation using predictive technology model demonstrates these two energy consumptions to be reduced by 58% and 27% respectively. The proposed technique also reduces the leakage current flow in the standby cells and hence the energy consumption. The dummy read current flow in the half-selected cells is also controlled significantly in the proposed technique. The stability of the SRAM cell remains unchanged by the insertion of the proposed assist technique.
引用
下载
收藏
页码:43 / 50
页数:8
相关论文
共 42 条
  • [31] Energy-efficient charge sharing-based 8T2C SRAM in-memory accelerator for binary neural networks in 28nm CMOS
    Oh, Hyunmyung
    Kim, Hyungjun
    Ahn, Daehyun
    Park, Jihoon
    Kim, Yulhwa
    Lee, Inhwan
    Kim, Jae-Joon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [32] An improved read-assist energy efficient single ended P-P-N based 10T SRAM cell for wireless sensor network
    Sanvale, Prachi
    Gupta, Neha
    Neema, Vaibhav
    Shah, Ambika Prasad
    Vishvakarma, Santosh Kumar
    MICROELECTRONICS JOURNAL, 2019, 92
  • [33] A 22-nm FDSOI 8T SRAM Based Time-Domain CIM for Energy-Efficient DNN Accelerators
    Zhou, Yongliang
    Cheng, Zuo
    Lit, Han
    Xiong, Tianzhu
    Wang, Bo
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 501 - 504
  • [34] A 32 kb 0.35-1.2 V, 50 MHz-2.5 GHz Bit-Interleaved SRAM With 8 T SRAM Cell and Data Dependent Write Assist in 28-nm UTBB-FDSOI CMOS
    Grover, Anuj
    Visweswaran, G. S.
    Parthasarathy, Chittoor R.
    Daud, Mohammad
    Turgis, David
    Giraud, Bastien
    Noel, Jean-Philippe
    Miro-Panades, Ivan
    Moritz, Guillaume
    Beigne, Edith
    Flatresse, Philippe
    Kumar, Promod
    Azmi, Shamsi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (09) : 2438 - 2447
  • [35] Newly energy-efficient SRAM bit-cell using GAA CNT-GDI method with asymmetrical write and built-in read-assist schemes for QR code-based multimedia applications
    Darabi, Abdolreza
    Salehi, Mohammad Reza
    Abiri, Ebrahim
    MICROELECTRONICS JOURNAL, 2021, 114
  • [36] A 40 nm 512 kb Cross-Point 8 T Pipeline SRAM With Binary Word-Line Boosting Control, Ripple Bit-Line and Adaptive Data-Aware Write-Assist
    Lien, Nan-Chun
    Chu, Li-Wei
    Chen, Chien-Hen
    Yang, Hao-I.
    Tu, Ming-Hsien
    Kan, Paul-Sen
    Hu, Yong-Jyun
    Chuang, Ching-Te
    Jou, Shyh-Jye
    Hwang, Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (12) : 3416 - 3425
  • [37] A 16-kb 9T Ultralow-Voltage SRAM With Column-Based Split Cell-VSS, Data-Aware Write-Assist, and Enhanced Read Sensing Margin in 28-nm FDSOI
    Siddiqui, M. Sultan M.
    Lee, Zhao Chuan
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1707 - 1719
  • [38] Energy-Efficient 4T SRAM Bitcell with 2T Read-Port for Ultra-Low-Voltage Operations in 28 nm 3D Monolithic CoolCube™ Technology
    Boumchedda, Reda
    Noel, Jean-Philippe
    Giraud, Bastien
    Makosiej, Adam
    Rios, Marco Antonio
    Esmanhotto, Eduardo
    Bourde-Cice, Emilien
    Bellet, Mathis
    Turgis, David
    Beigne, Edith
    NANOARCH'18: PROCEEDINGS OF THE 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2018, : 131 - 137
  • [39] A 40nm 256kb 6T SRAM with Threshold Power-Gating, Low-Swing Global Read Bit-Line, and Charge-Sharing Write with Vtrip-Tracking and Negative Source-Line Write-Assists
    Chung, Chao-Kuei
    Lu, Chien-Yu
    Chang, Zhi-Hao
    Jou, Shyh-Jye
    Chuang, Ching-Te
    Tu, Ming-Hsien
    Chen, Yu-Hsuan
    Hu, Yong-Jyun
    Kan, Paul-Sen
    Huang, Huan-Shun
    Lee, Kuen-Di
    Kao, Yung-Shin
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 455 - 460
  • [40] FMAX/VMIN and noise margin impacts of aging on domino read, static write, and retention of 8T 1R1W SRAM arrays in 22nm high-k/metal-gate tri-gate CMOS
    Kulkarni, Jaydeep P.
    Tokunaga, Carlos
    Cho, Minki
    Khellah, Muhammad M.
    Tschanz, James W.
    De, Vivek K.
    2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : C116 - C117