THERMAL ANALYSIS OF 3D ICS WITH TSVS PLACEMENT OPTIMIZATION

被引:0
|
作者
Ren, Zongqing [1 ]
Alqahtani, Ayed [2 ]
Bagherzadeh, Nader [2 ]
Lee, Jaeho [1 ]
机构
[1] Univ Calif Irvine, Dept Mech & Aerosp Engn, Irvine, CA 92717 USA
[2] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA USA
关键词
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
While 3D integrated circuits (3D ICs) offer a great enhancement in performance, the increased power density, non-uniform power distribution and high thermal resistance pose significant thermal management challenges. Thermal through-silicon-vias (TTSVs) are TSVs that do not carry signal but facilitate heat transfer across stacked dies. The use of TTSVs occupies extra space and extends the distance between IC blocks leading to an increase in signal delay. The trade-offs between the temperature and wirelength are evident in the TTSV placement. In this paper, we propose a hierarchical approach to optimize the floorplan of a 3D Nehalem-based multicore processor. The floorplan of a single core is optimized using simulated annealing (SA)-based algorithm and the floorplan of the entire 3D IC is generated based on the symmetric operation. Our simulation results show that the peak temperature decreases with the TTSV area overhead and the wirelength strongly depends on the TTSV placement. Compared to the SA-optimized floorplan with no TTSVs, the SA-optimized floorplans with TTSV offer 6-15 degrees C more reduction in peak temperature while keeping the wirelength increase from 10 % to 40 % at 2-20 % TTSV area overheads. We also evaluate the effects of anisotropic thermal transport in TTSVs and show that the lateral thermal conductivity of TTSV has a significant impact on the peak temperature of 3D ICs.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [1] Multi-objective Optimization of Placement and Assignment of TSVs in 3D ICs
    Saha, Debasri
    Sur-Kolay, Susmita
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 372 - 377
  • [2] System-Level Analysis of 3D ICs with Thermal TSVs
    Alqahtani, Ayed
    Ren, Zongqing
    Lee, Jaeho
    Bagherzadeh, Nader
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [3] Recovery of Faulty TSVs in 3D ICs
    Roy, Surajit Kumar
    Roy, Kaustav
    Giri, Chandan
    Rahaman, Hafizur
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 528 - 531
  • [4] Modeling of Coupled TSVs in 3D ICs
    Engin, A. Ege
    Raghavan, Srinidhi N.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2012, : 7 - 11
  • [5] A universal and efficient equivalent modeling method for thermal analysis of 3D ICs containing tapered TSVs
    Rao, Xixin
    Song, Jianhao
    Tian, Qing
    Liu, Huizhong
    Jin, Cheng
    Xiao, Chengdi
    INTERNATIONAL COMMUNICATIONS IN HEAT AND MASS TRANSFER, 2022, 136
  • [6] Guided GA-Based Multiobjective Optimization of Placement and Assignment of TSVs in 3-D ICs
    Saha, Debasri
    Sur-Kolay, Susmita
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (08) : 1742 - 1750
  • [7] Modeling and Impedance Analysis of Power Distribution Network in 3D ICs with TSVs
    Zhang, Wei
    Yan, Zhaowen
    Wu, Chunyu
    Wang, Jianwei
    2017 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY (EMCSI), 2017, : 321 - 326
  • [8] Placement of 3D ICs with thermal and interlayer via considerations
    Goplen, Brent
    Sapatnekar, Sachin
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 626 - +
  • [9] Thermal placement on PCB of components including 3D ICs
    Satomi, Yuuta
    Hachiya, Koutaro
    Kanamoto, Toshiki
    Watanabe, Ryosuke
    Kurokawa, Atsushi
    IEICE ELECTRONICS EXPRESS, 2020, 17 (03):
  • [10] Hybrid Thermal Solution for 3D-ICs: Using Thermal TSVs with Placement Algorithm for Stress Relieving Structures
    Chien, Jui-Hung
    Yu, Hao
    Tsai, Nien-Yu
    Lung, Chiao-Ling
    Hsu, Chin-Chi
    Chou, Yung-Fa
    Chen, Ping-Hei
    Chang, Shih-Chieh
    Kwai, Ding-Ming
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1455 - 1460