THERMAL ANALYSIS OF 3D ICS WITH TSVS PLACEMENT OPTIMIZATION

被引:0
|
作者
Ren, Zongqing [1 ]
Alqahtani, Ayed [2 ]
Bagherzadeh, Nader [2 ]
Lee, Jaeho [1 ]
机构
[1] Univ Calif Irvine, Dept Mech & Aerosp Engn, Irvine, CA 92717 USA
[2] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA USA
关键词
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
While 3D integrated circuits (3D ICs) offer a great enhancement in performance, the increased power density, non-uniform power distribution and high thermal resistance pose significant thermal management challenges. Thermal through-silicon-vias (TTSVs) are TSVs that do not carry signal but facilitate heat transfer across stacked dies. The use of TTSVs occupies extra space and extends the distance between IC blocks leading to an increase in signal delay. The trade-offs between the temperature and wirelength are evident in the TTSV placement. In this paper, we propose a hierarchical approach to optimize the floorplan of a 3D Nehalem-based multicore processor. The floorplan of a single core is optimized using simulated annealing (SA)-based algorithm and the floorplan of the entire 3D IC is generated based on the symmetric operation. Our simulation results show that the peak temperature decreases with the TTSV area overhead and the wirelength strongly depends on the TTSV placement. Compared to the SA-optimized floorplan with no TTSVs, the SA-optimized floorplans with TTSV offer 6-15 degrees C more reduction in peak temperature while keeping the wirelength increase from 10 % to 40 % at 2-20 % TTSV area overheads. We also evaluate the effects of anisotropic thermal transport in TTSVs and show that the lateral thermal conductivity of TTSV has a significant impact on the peak temperature of 3D ICs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Small Delay Testing for TSVs in 3-D ICs
    Huang, Shi-Yu
    Lin, Yu-Hsiang
    Tsai, Kun-Han
    Cheng, Wu-Tung
    Sunter, Stephen
    Chou, Yung-Fa
    Kwai, Ding-Ming
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1031 - 1036
  • [42] 3-D ICs with TSVs:The hard work continues
    Jan Vardaman, E.
    Electronic Device Failure Analysis, 2013, 15 (03): : 46 - 47
  • [43] TSV aware Standard Cell placement for 3D ICs
    Pawanekar, Sameer
    Trivedi, Gaurav
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [44] Analysis of Coupling Capacitance Between TSVs and Metal Interconnects in 3D-ICs
    Salah, Khaled
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 745 - 748
  • [45] Road to High-Performance 3D ICs: Performance Optimization Methodologies for Monolithic 3D ICs
    Chang, Kyungwook
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 188 - 193
  • [46] Coupling capacitance extraction between TSVs in 3D ICs using inverse of inductance Matrix
    Kobayashi, Tetsuya
    Niioka, Nanako
    Fukase, Masa-Aki
    Kurokawa, Atsushi
    IEEJ Transactions on Electronics, Information and Systems, 2015, 135 (07) : 744 - 751
  • [47] High Aspect Ratio TSVs in Micropin-Fin Heat Sinks for 3D ICs
    Dembla, Ashish
    Zhang, Yue
    Bakir, Muhannad S.
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [48] 3D stacked ICs using Cu TSVs and Die to Wafer Hybrid Collective bonding
    Katti, G.
    Mercha, A.
    Van Olmen, J.
    Huyghebaert, C.
    Jourdain, A.
    Stucchi, M.
    Rakowski, M.
    Debusschere, I.
    Soussan, P.
    Dehaene, W.
    De Meyer, K.
    Travaly, Y.
    Beyne, E.
    Biesemans, S.
    Swinnen, B.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 331 - 334
  • [49] Thermal aware clock tree optimization with balanced clock skew in 3D ICs
    Cho, Kyungin
    Jang, Cheoljon
    Song, Jiho
    Kim, Sangdeok
    Chong, Jongwha
    18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [50] Co-Optimization of Signal, Power, and Thermal Distribution Networks for 3D ICs
    Lee, Young-Joon
    Lim, Sung Kyu
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 163 - 166