共 50 条
- [21] A comparison of layout implementations of pipelined and non-pipelined signed radix-4 array multiplier and modified booth multiplier architectures VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 25 - +
- [24] Comparison of pipelined IEEE-754 standard floating point multiplier with unpipelined multiplier JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2006, 65 (11): : 900 - 904
- [25] A new pipelined digit serial-parallel multiplier ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 12 - 15
- [26] A power-aware scalable pipelined booth multiplier IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 123 - 126
- [27] A Decimal Fully Parallel and Pipelined Floating Point Multiplier 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1800 - +
- [28] Power analysis and optimization methods of the pipelined array multiplier 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1231 - 1234
- [29] COMPLETELY ITERATIVE, PIPELINED MULTIPLIER ARRAY SUITABLE FOR VLSI IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1982, 129 (02): : 40 - 46
- [30] A novel asynchronous control unit and the application to a pipelined multiplier ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A169 - A172