A Simple Pipelined Logarithmic Multiplier

被引:5
|
作者
Bulic, Patricio [1 ]
Babic, Zdenka [2 ]
Avramovic, Aleksej [2 ]
机构
[1] Univ Ljubljana, Fac Comp & Informat Sci, Ljubljana 61000, Slovenia
[2] Univ Banja Luka, Fac Elect Engn, Banja Luka, Bosnia & Herceg
关键词
VLSI IMPLEMENTATION; CONVERTER;
D O I
10.1109/ICCD.2010.5647767
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Digital signal processing algorithms often rely heavily on a large number of multiplications, which is both time and power consuming. However, there are many practical solutions to simplify multiplication, like truncated and logarithmic multipliers. These methods consume less time and power but introduce errors. Nevertheless, they can be used in situations where a shorter time delay is more important than accuracy. In digital signal processing, these conditions are often met, especially in video compression and tracking, where integer arithmetic gives satisfactory results. This paper presents and compare different multipliers in a logarithmic number system. For the hardware implementation assessment, the multipliers are implemented on the Spartan 3 FPGA chip and are compared against speed, resources required for implementation, power consumption and error rate. We also propose a simple and efficient logarithmic multiplier with the possibility to achieve an arbitrary accuracy through an iterative procedure. In such a way, the error correction can be done almost in parallel (actually this is achieved through pipelining) with the basic multiplication. The hardware solution involves adders and shifters, so it is not gate and power consuming. The error of proposed multiplier for operands ranging from 8 bits to 16 bits indicates a very low relative error percentage.
引用
收藏
页码:235 / 240
页数:6
相关论文
共 50 条
  • [21] A comparison of layout implementations of pipelined and non-pipelined signed radix-4 array multiplier and modified booth multiplier architectures
    de Oliveira, Leonardo L.
    Santos, Cristiano
    Ferrao, Daniel
    Costa, Eduardo
    Monteiro, Jose
    Martins, Joao Baptista
    Bampi, Sergio
    Reis, Ricardo
    VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 25 - +
  • [22] A comparison of layout implementations of Pipelined and Non-Pipelined Signed Radix-4 Array Multiplier and Modified booth multiplier architectures
    de Oliveira, Leonardo L.
    Santos, Cristiano
    Ferrão, Daniel
    Costa, Eduardo
    Monteiro, José
    Martins, João Baptista
    Bampi, Sergio
    Reis, Ricardo
    IFIP Advances in Information and Communication Technology, 2007, 240 : 25 - 39
  • [23] Interlaced diagonal-wise pipelined serial multiplier
    Fanucci, L
    Forliti, M
    ELECTRONICS LETTERS, 2000, 36 (21) : 1824 - 1825
  • [24] Comparison of pipelined IEEE-754 standard floating point multiplier with unpipelined multiplier
    Khare, Kavita
    Singh, R. P.
    Khare, Nilay
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2006, 65 (11): : 900 - 904
  • [25] A new pipelined digit serial-parallel multiplier
    Nibouche, O
    Bouridane, A
    Nibouche, M
    Crookes, D
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 12 - 15
  • [26] A power-aware scalable pipelined booth multiplier
    Lee, H
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 123 - 126
  • [27] A Decimal Fully Parallel and Pipelined Floating Point Multiplier
    Raafat, Ramy
    Abdel-Majeed, Amira M.
    Samy, Rodina
    ElDeeb, Tarek
    Farouk, Yasmin
    Elkhouly, Mostafa
    Fahmy, Hossam A. H.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1800 - +
  • [28] Power analysis and optimization methods of the pipelined array multiplier
    Zhang, S
    Wang, NL
    Zhou, RD
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1231 - 1234
  • [29] COMPLETELY ITERATIVE, PIPELINED MULTIPLIER ARRAY SUITABLE FOR VLSI
    MCCANNY, JV
    MCWHIRTER, JG
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1982, 129 (02): : 40 - 46
  • [30] A novel asynchronous control unit and the application to a pipelined multiplier
    Chiang, JS
    Liao, JY
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A169 - A172