Growth kinetics of Si on fullsheet, patterned and silicon-on-insulator substrates

被引:41
|
作者
Hartmann, JM
Abbadie, A
Vinet, M
Clavelier, L
Holliger, P
Lafond, D
Séméria, MN
Gentile, P
机构
[1] CEA, DRT, LETI, DTS,GRE, F-38054 Grenoble 9, France
[2] CEA, DRFMC, GRE, F-38054 Grenoble 9, France
关键词
fullsheet; patterned and SOI wafers; Si growth kinetics; surface preparation; reduced pressure-chemical vapor deposition;
D O I
10.1016/S0022-0248(03)01380-0
中图分类号
O7 [晶体学];
学科分类号
0702 ; 070205 ; 0703 ; 080501 ;
摘要
Using a reduced pressure-chemical vapor deposition cluster tool, we have studied the epitaxial growth of Si using either a silane or a dichlorosilane + hydrochloric acid chemistry on fullsheet, patterned and silicon-on-insulator (SOI) substrates. We have first of all developed a ("HF-last" advanced wet cleaning + low thermal budget (775degreesC, 2 min) in situ H-2 bake) combination that yields atomically smooth, contamination free Si starting surfaces for both fullsheet and patterned wafers. We have then modeled the low temperature Si growth rate (silane or dichlorosilane + hydrochloric acid chemistry) on fullsheet wafers. A similar growth rate activation energy is found for both chemistries, i.e. EGR similar to 50 kcal mol(-1). The growth rate dependency on the Si precursor flow is vastly different, however. Fitting this dependency with a simple power law, a value of 0.36 is indeed associated to dichlorosilane, versus 0.92 for silane. The HCl etching rate is characterized by an activation energy E-ER similar to 34 kcal mol(-1), with a 0.52 power law dependency on the HCl flow. On patterned wafers, we have demonstrated that a deposited Si thickness limit (20nm) exists at 775degreesC for high F(HCl)/F(SiH2Cl2) mass flow ratios. This limit disappears when (i) F(HCl)/F(SiH2Cl2) is reduced (ii) the growth temperature is increased to 800degreesC. Finally, we have highlighted the specifics of the growth on SOI wafers. A significant growth rate reduction (compared to bulk Si) has been evidenced on ultra-thin Si over-layer SOI wafers. It gets less and less pronounced as the buried oxide layer gets thinner and/or the Si over-layer thickness increases. (C) 2003 Elsevier B.V. All rights reserved.
引用
收藏
页码:19 / 30
页数:12
相关论文
共 50 条
  • [41] Anodization of nanoscale Si layers in silicon-on-insulator structures
    Antonov, V. A.
    Spesivtsev, E. V.
    Tyschenko, I. E.
    SEMICONDUCTORS, 2011, 45 (08) : 1089 - 1093
  • [42] SiGe/Si microtubes fabricated on a silicon-on-insulator substrate
    Vorob'ev, A
    Vaccaro, P
    Kubota, K
    Aida, T
    Tokuda, T
    Hayashi, T
    Sakano, Y
    Ohta, J
    Nunoshita, M
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2003, 36 (17) : L67 - L69
  • [43] Anodization of nanoscale Si layers in silicon-on-insulator structures
    V. A. Antonov
    E. V. Spesivtsev
    I. E. Tyschenko
    Semiconductors, 2011, 45 : 1089 - 1093
  • [44] Analysis of microstructures in SiGe buffer layers on silicon-on-insulator substrates
    Taoka, Noriyuki
    Sakai, Akira
    Mochizuki, Shogo
    Nakatsuka, Osamu
    Ogawa, Masaki
    Zaima, Shigeaki
    Tezuka, Tsutomu
    Sugiyama, Naoharu
    Takagi, Shin-Ichi
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 10 (7356-7363):
  • [45] Molecular modulation of conductivity on chemically modified silicon-on-insulator substrates
    Lopinski, Gregory
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2014, 247
  • [46] Fabrication of freestanding GaN micromechanical structures on silicon-on-insulator substrates
    Shah, MA
    Vicknesh, S
    Wang, LS
    Arokiaraj, J
    Ramam, A
    Chua, SJ
    Tripathy, S
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2005, 8 (10) : G275 - G279
  • [47] Fabrication of cylindrical nanopores and nanopore arrays in silicon-on-insulator substrates
    Petrossian, Leo
    Wilk, Seth J.
    Joshi, Punarvasu
    Hihath, Sahar
    Goodnick, Stephen M.
    Thornton, Trevor J.
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2007, 16 (06) : 1419 - 1428
  • [48] High quality silicon-on-insulator substrates by implanted oxygen ions
    Belz, J.
    Burbach, G.
    Vogt, H.
    Peter-Weidemann, J.
    Zimmer, G.
    Materials science & engineering. B, Solid-state materials for advanced technology, 1989, B4 (1-4): : 429 - 433
  • [49] GaN and ZnO freestanding micromechanical structures on silicon-on-insulator substrates
    Tripathy, S.
    Vicknesh, S.
    Wang, L. S.
    Lin, V. K. X.
    Oh, S. A.
    Grover, R.
    Zang, K. Y.
    Arokiaraf, J.
    Tan, J. N.
    Kumar, B.
    Gong, H.
    Shannigrahi, S. R.
    Ramam, A.
    Chua, S. J.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2008, 205 (05): : 1168 - 1172
  • [50] Analysis of microstructures in SiGe buffer layers on silicon-on-insulator substrates
    Taoka, N
    Sakai, A
    Mochizuki, S
    Nakatsuka, O
    Ogawa, M
    Zaima, S
    Tezuka, T
    Sugiyama, N
    Takagi, S
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (10): : 7356 - 7363