On the Influence of Boolean Encodings in SAT-based ATPG for Path Delay Faults

被引:2
|
作者
Eggersgluess, Stephan [1 ]
Drechsler, Rolf [1 ]
机构
[1] Univ Bremen, Inst Comp Sci, Bibliothekstr 1, D-28359 Bremen, Germany
关键词
D O I
10.1109/ISMVL.2008.19
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Automatic Test Pattern Generation (ATPG) is an important task to ensure that a chip functions correctly. For high speed chips, testing for dynamic fault models such as the path delay fault model becomes more and more important. While classical algorithms for ATPG reach their limit, the significance of algorithms to solve the Boolean Satisfiability (SAT) problem grows due to recent developments of powerful SAT solvers. However, ATPG is not always a purely Boolean problem. For generating robust test patterns for delay faults, multiple-valued logics are needed. To apply a (Boolean) SAT solver on a problem modeled in multiple-valued logic, a Boolean encoding has to be used. In this paper, we consider the problem of SAT-based ATPG for the robust path delay fault model where a 19-valued logic is used and provide a detailed study on the influence of the chosen Boolean encoding on the performance of test generation. Further, we show a method to identify efficient encodings and show the behavior of these encodings on ISCAS benchmarks and large industrial circuits.
引用
收藏
页码:94 / 99
页数:6
相关论文
共 50 条
  • [1] SAT-based ATPG for Path Delay Faults in sequential circuits
    Eggersgluess, Stephan
    Fey, Goerschwin
    Drechsler, Rolf
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3671 - 3674
  • [2] Combining multi-valued logics in SAT-based ATPG for Path Delay Faults
    Eggersgluess, Stephan
    Fey, Goerschwin
    Drechsler, Rolf
    Glowatz, Andreas
    Hapke, Friedrich
    Schloeffel, Juergen
    MEMOCODE'07: FIFTH ACM & IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2007, : 181 - +
  • [3] A Novel SAT-based ATPG Approach for Transition Delay Faults
    Zokaee, Farzaneh
    Sabaghian-Bidgoli, Hossein
    Janfaza, Vahid
    Behnam, Payman
    Navabi, Zainalabedin
    2017 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2017, : 17 - 22
  • [4] MONSOON: SAT-Based ATPG for Path Delay Faults Using Multiple-Valued Logics
    Eggersgluess, Stephan
    Fey, Goerschwin
    Glowatz, Andreas
    Hapke, Friedrich
    Schloeffel, Juergen
    Drechsler, Rolf
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (03): : 307 - 322
  • [5] MONSOON: SAT-Based ATPG for Path Delay Faults Using Multiple-Valued Logics
    Stephan Eggersglüß
    Görschwin Fey
    Andreas Glowatz
    Friedrich Hapke
    Juergen Schloeffel
    Rolf Drechsler
    Journal of Electronic Testing, 2010, 26 : 307 - 322
  • [6] TranGen: A SAT-Based ATPG for path-oriented transition faults
    Yang, K
    Cheng, KT
    Wang, LC
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 92 - 97
  • [7] An efficient SAT-based path delay fault ATPG with an unified sensitization model
    Lu, Shun-Yen
    Hsieh, Ming-Ting
    Liou, Jing-Jia
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 271 - 277
  • [8] Dynamic Compaction in SAT-Based ATPG
    Czutro, Alexander
    Polian, Ilia
    Engelke, Piet
    Reddy, Sudhakar M.
    Becker, Bernd
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 187 - +
  • [9] Efficient SAT-based ATPG techniques for all multiple stuck-at faults
    Fujita, Masahiro
    Mishchenko, Alan
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [10] Instance generation for SAT-based ATPG
    Tille, Daniel
    Fey, Goerschwin
    Drechsler, Rolf
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 153 - +