Multiple 1:N interpolation fir filter design based on a single architecture

被引:0
|
作者
Kang, I [1 ]
Yeon, KI [1 ]
Jo, HC [1 ]
Chong, JW [1 ]
Kim, K [1 ]
机构
[1] Elect & Telecommun Res Inst, Commun Circuits Sect, Taejon 305600, South Korea
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A VLSI architecture for multiple 1:N interpolation FIR filter is proposed for QPSK modulation in WLL. Multiple filters are operated synchronously and N outputs are generated in case of 1:N interpolation. But the architecture and the operating frequency are the same as those of single FIR filter architecture except having pipeline registers. Because of using a single architecture, proposed architecture can be implemented with less chip area. The power consumption is not increased because its operating frequency is the same as that of single architecture. When N is 4, four-output 1:4 interpolation filter is designed using VHDL logic synthesis. The number of gates and operating frequency are compared with those of transversal FIR filter design method and look-up table design method.
引用
收藏
页码:A316 / A319
页数:4
相关论文
共 50 条
  • [31] Sparse FIR Filter Design Based on Signomial Programming
    Bellotti, Maja Jurisic
    Vucic, Mladen
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2020, 26 (01) : 40 - 45
  • [32] FRM based FIR filter design - The WLS approach
    Yu, YJ
    Lim, YC
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 221 - 224
  • [33] Design and Verification of FIR Filter Based on Matlab and DSP
    Hu, Chen-Long
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON IMAGE ANALYSIS AND SIGNAL PROCESSING, 2012, : 286 - 289
  • [34] FPGA BASED PARTIAL RECONFIGURABLE FIR FILTER DESIGN
    Rani, J. Sheeba
    Phalghun, Sai C.
    SOUVENIR OF THE 2014 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2014, : 789 - 792
  • [35] Design of FIR Filter using Biogeography Based Optimization
    Kaur, Mandeep
    Singh, Urvinder
    Singh, Dilpal
    2015 SECOND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATION ENGINEERING ICACCE 2015, 2015, : 312 - 317
  • [36] FIR Filter Design Based on Successive Approximation of Vectors
    da Silva Senior, Eduardo A. B.
    Lovisolo, Lisandro
    Dutra, Alessandro J. S.
    Diniz, Paulo S. R.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2014, 62 (15) : 3833 - 3848
  • [37] Design and implementation of efficient FIR filter based on FPGA
    Jiang, Li-Ping
    Tan, Xue-Qin
    Wang, Jian-Xin
    Nanjing Li Gong Daxue Xuebao/Journal of Nanjing University of Science and Technology, 2007, 31 (01): : 125 - 128
  • [38] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [39] Design of FIR Digital Filter Based on CSD Code
    Li, Guohong
    Lang, Weiyan
    Bai, Xu
    Hu, Hui
    PROGRESS IN MECHATRONICS AND INFORMATION TECHNOLOGY, PTS 1 AND 2, 2014, 462-463 : 619 - 622
  • [40] Design of Reconfigurable FIR Filter System Based on FPGA
    Xu Guo-sheng
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4669 - 4674