Design of Reconfigurable FIR Filter System Based on FPGA

被引:0
|
作者
Xu Guo-sheng [1 ]
机构
[1] Weifang Univ, Informat & Control Engn Coll, Weifang 261061, Peoples R China
关键词
finite impulse response digital filter; reconfigurable coefficient; field programmable gate array; USB2.0;
D O I
10.4028/www.scientific.net/AMR.433-440.4669
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In order to improve the real-time and flexible of FIR digital filter, a reconfigurable FIR filter system based on FPGA is designed. According to the filter specialties, the filter coefficients are calculated by the computer. And the configured coefficients of the multistage FIR filter are downloaded to the chip. The filtering computing is completed by the FPGA. The filtered data is transmitted to the computer through the USB2.0 interface for further processing, such as displaying, analyzing and storing. The states conversion between coefficients configuring mode and filtering mode is finished by FSM (Finite State Machine), which ensures the system to work orderly. The experimental results demonstrated that the coefficients configuring of the system is easy, which can adjust the filter coefficients flexibly according to the actual demand, and the filter is effective, that it can effectively filter out the noise signals.
引用
收藏
页码:4669 / 4674
页数:6
相关论文
共 50 条
  • [1] Dynamically Reconfigurable FIR Filter Design Based on FPGA
    Zhao, Guangquan
    Ge, Qiangqiang
    Zhang, Yigang
    [J]. 2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2015, : 1631 - 1635
  • [2] FPGA BASED PARTIAL RECONFIGURABLE FIR FILTER DESIGN
    Rani, J. Sheeba
    Phalghun, Sai C.
    [J]. SOUVENIR OF THE 2014 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2014, : 789 - 792
  • [3] Design and implementation of DA-Based Reconfigurable FIR Digital Filter on FPGA
    Bhagyalakshmi, N.
    Rekha, K. R.
    Nataraj, K. R.
    [J]. 2015 INTERNATIONAL CONFERENCE ON EMERGING RESEARCH IN ELECTRONICS, COMPUTER SCIENCE AND TECHNOLOGY (ICERECT), 2015, : 214 - 217
  • [4] FIR Filter Design Based On FPGA
    Zheng Jiayu
    Wei Zhenhua
    [J]. 2018 10TH INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION (ICMTMA), 2018, : 36 - 40
  • [5] Design of FIR Filter Based on FPGA
    Liu, Cai-hong
    Tian, Shuang-liang
    Liu, Zi-long
    [J]. 2018 INTERNATIONAL CONFERENCE ON SENSORS, SIGNAL AND IMAGE PROCESSING (SSIP 2018), 2018, : 46 - 50
  • [6] Design of FIR filter based on FPGA
    Sun Chao
    Qi Hui
    Su Tong
    Ma Junzhi
    Zhu Yongjie
    Ding Jianjun
    [J]. PROCEEDINGS OF 2020 IEEE 4TH INFORMATION TECHNOLOGY, NETWORKING, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (ITNEC 2020), 2020, : 1691 - 1694
  • [7] Optimized Design of FIR Filter Based on FPGA
    Fu, Qihui
    Zhang, Guoqin
    Wu, Xiushan
    Yan, Shubin
    [J]. 2020 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING, 2020, 1626
  • [8] A Reconfigurable FIR Filter System
    Xu, Guosheng
    [J]. JOURNAL OF COMPUTERS, 2013, 8 (07) : 1841 - 1846
  • [9] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    [J]. CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [10] The optimized design of FIR digital filter based on FPGA
    Zhang, Hongwei
    Duan, Xinwen
    [J]. MATERIAL SCIENCE, CIVIL ENGINEERING AND ARCHITECTURE SCIENCE, MECHANICAL ENGINEERING AND MANUFACTURING TECHNOLOGY II, 2014, 651-653 : 916 - 919