Analog Placement Constraint Extraction and Exploration with the Application to Layout Retargeting

被引:4
|
作者
Xu, Biying [1 ]
Basaran, Bulent [2 ]
Su, Ming [2 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, ECE Dept, Austin, TX 78712 USA
[2] Synopsys Inc, Mountain View, CA USA
来源
PROCEEDINGS OF THE 2018 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'18) | 2018年
基金
美国国家科学基金会;
关键词
SYMMETRY; DESIGN;
D O I
10.1145/3177540.3178245
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In analog/mixed-signal (AMS) integrated circuits (ICs), most of the layout design efforts are still handled manually, which is time-consuming and error-prone. Given the previous high-quality manual layouts containing valuable design expertise of experienced designers, exploring layout design constraints from the existing layouts is desirable. In this paper, we extract and explore analog placement constraints from previous quality-approved layouts, including regularity and symmetry (symmetry-island) constraints. For the first time, an efficient sweep line-based algorithm is developed to comprehensively extract the regularity constraints in a given analog placement, which can not only improve routability but also minimize the layout parasitics-induced circuit performance degradation. Furthermore, we propose a novel layout technology migration and performance retargeting framework, where we apply the constraint extraction algorithms to improve the placement quality while preserving previous design expertise. Experimental results show that the proposed techniques can preserve the symmetry and regularity constraints, and also reduce the placement area by 7.6% on average.
引用
收藏
页码:98 / 105
页数:8
相关论文
共 50 条
  • [21] Placement algorithm in analog-layout designs
    Zhang, Lihong
    Raut, Rabin
    Jiang, Yingtao
    Kleine, Ulrich
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 1889 - 1903
  • [22] Multilevel symmetry-constraint generation for retargeting large analog layouts
    Bhattacharya, Sambuddha
    Jangkrajamg, Nuttom
    Shi, C-J. Richard
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 945 - 960
  • [23] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [24] Correct-by-construction layout-centric retargeting of large analog designs
    Bhattacharya, S
    Jangkrajarng, N
    Hartono, R
    Shi, CJR
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 139 - 144
  • [25] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [26] Layout-aware analog system synthesis based on symbolic layout description and combined block parameter exploration, placement and global routing
    Tang, H
    Zhang, H
    Doboli, A
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 266 - 271
  • [27] Analog circuits placement: A constraint driven methodology
    Brandolese, C
    Pillan, M
    Salice, F
    Sciuto, D
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 635 - 638
  • [28] Interactive Analog Layout Editing with Instant Placement Legalization
    Gao, Xiaohan
    Liu, Mingjie
    Pan, David Z.
    Lin, Yibo
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1249 - 1254
  • [29] Analog Layout Retargeting with Process-Variation-Aware Rule-Based OPC
    Dong, Xuan
    Zhang, Lihong
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2836 - 2839
  • [30] A tool for automated analog CMOS layout module generation and placement
    Khademsameni, P
    Syrzycki, M
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 416 - 421