Multilevel symmetry-constraint generation for retargeting large analog layouts

被引:23
|
作者
Bhattacharya, Sambuddha [1 ]
Jangkrajamg, Nuttom [1 ]
Shi, C-J. Richard [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
基金
美国国家科学基金会;
关键词
analog integrated circuit (IC); device matching; IC layout; layout automation;
D O I
10.1109/TCAD.2005.855982
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The strong impact of layout intricacies on analog-circuit performance poses great challenges to analog layout automation. Recently, template-based methods have been shown to be effective in reuse-centric layout automation for CMOS analog blocks such as operational amplifiers. The layout-retargeting method first creates a template by extracting a set of constraints from an existing layout representation. From this template, new layouts are then generated corresponding to new technology processes and new device. specifications. For large analog layouts, however, this method results in an unmanageable template due to a tremendous increase in the number of constraints, especially those emerging from layout symmetries. In this paper, we present a new method of multilevel symmetry-constraint generation by utilizing the inherent circuit structure and hierarchy information from the extracted nedist. The method has been implemented in a layout-retargeting system called Intellectual Property Reuse-based Analog IC Layout (IPRAIL) and demonstrated 18 times reduction in the number of symmetry constraints required for retargeting an analog-to-digital converter layout. This enables our retargeting engine to successfully handle the complexities associated with large analog layouts. While manual relayout is known to take weeks, our layout-retargeting tool generates the target layout in hours and achieves comparable electrical performance.
引用
收藏
页码:945 / 960
页数:16
相关论文
共 47 条
  • [1] PERFORMANCE-CONSTRAINED PARASITIC-AWARE RETARGETING AND OPTIMIZATION OF ANALOG LAYOUTS
    Liu, Zheng
    Zhang, Lihong
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 660 - 663
  • [2] Constraint Symbolization Method for Analog Layout Retargeting with Geometric Programming
    Wang Shaoxi
    Fan Xiaoya
    Zhang Shengbing
    Ban Ru
    CHINESE JOURNAL OF ELECTRONICS, 2014, 23 (01) : 65 - 69
  • [3] Analog Placement Constraint Extraction and Exploration with the Application to Layout Retargeting
    Xu, Biying
    Basaran, Bulent
    Su, Ming
    Pan, David Z.
    PROCEEDINGS OF THE 2018 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'18), 2018, : 98 - 105
  • [4] Constraint Symbolization Method for Analog Layout Retargeting with Geometric Programming
    WANG Shaoxi
    FAN Xiaoya
    ZHANG Shengbing
    HAN Ru
    Chinese Journal of Electronics, 2014, 23 (01) : 65 - 69
  • [5] Parasitic-aware optimization and retargeting of analog layouts: A symbolic-template approach
    Zhang, Lihong
    Jangkrajarng, Nuttorn
    Bhattacharya, Sambuddha
    Shi, C. -J. Richard
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 791 - 802
  • [6] Reliability driven module generation for analog layouts
    Wolf, M
    Kleine, U
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 412 - 415
  • [7] Analog Retargeting Constraint Extraction based on Fundamental Circuits and Layout Regularity
    Zou, Xuncheng
    Nakatake, Shigetoshi
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 142 - 145
  • [8] Automatic device layout generation for analog layout retargeting
    Hartono, R
    Jangkrajarng, N
    Bhattacharya, S
    Shi, CJR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 457 - 462
  • [9] Template-based parasitic-aware optimization and retargeting of analog and RIF integrated circuit layouts
    Jangkrajarng, Nuttorn
    Zhang, Lihong
    Bhattacharya, Sambuddha
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 510 - +
  • [10] Constraint-free analog placement with topological symmetry structure
    Dong, Qing
    Nakatake, Shigetoshi
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 98 - 103