Design and. VLSI implementation of a security ASIP

被引:1
|
作者
Lu, Ronghua
Zeng, Xiaoyang
Han, Jun
Gu, Yehua
Mai, Lang
机构
关键词
D O I
10.1109/ICASIC.2007.4415768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ASIP, which features the high efficiency of ASIC coprocessor and the flexibility of General Purpose Processor, has and will have popular application in Information security domain. This paper presents a new design and VLSI architecture of Security ASIP for RSA/ECC of cryptographic algorithms. By adopting the special intructions and computing unit, the proposed 32-bit RISC processor achieves the goal of high-speed and low-cost. Based on TSMC 0.25 mu m standard CMOS technology, the core circuit of this Security ASIP has only about 28k gates, and a max frequency of 150MHz, under which only 200 ms is required when the Security ASIP excutes a 1024-bit RSA algorithm.
引用
收藏
页码:866 / 869
页数:4
相关论文
共 50 条
  • [1] VLSI Design and Implementation of Homophonic Security System
    Sklavos, N.
    Kitsos, P.
    Koufopavlou, O.
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 69 - 72
  • [2] A new VLSI design for viterbi decoder based on ASIP
    Yi, ZQ
    Xu, YX
    Li, Y
    Wang, K
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1511 - 1514
  • [3] Design and Implementation of a Pipelined Instruction Decoder for an ASIP DSP
    Rekha, Shanthi S.
    Chitra, Hema S.
    Kandaswamy, A.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2237 - 2243
  • [4] Design and Implementation of a Neurocomputing ASIP for Environmental Monitoring in WSN
    Rust, Jochen
    Paul, Steffen
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 129 - 132
  • [5] Design and implementation of the FFT parallel processor based on ASIP
    Zhang L.
    Li S.-F.
    Shi G.-M.
    Li F.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2010, 37 (04): : 630 - 635
  • [6] A new VLSI design for decoding of Reed-Solomon codes based on ASIP
    Xu, YX
    Xia, F
    Yao, QD
    Qui, PL
    Wang, K
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 448 - 451
  • [7] Source Code Profiling for ASIP design: Strategy and Implementation
    Chen, Qian
    Quan Jinguo
    Zhang, Yan
    Ju, Jinbin
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 1032 - 1035
  • [8] Design and implementation of an operator-based ASIP vocoder
    Jing, Tao
    Wang, Qin
    Beijing Jiaotong Daxue Xuebao/Journal of Beijing Jiaotong University, 2007, 31 (05): : 15 - 18
  • [9] Data security for EPC Gen-2: VLSI Design and its FPGA Implementation
    Bag, Joyashree
    Rajanna, K. M.
    Sarkar, Subir Kumar
    2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES (ACCT 2013), 2013, : 330 - 336
  • [10] Design and implementation of an ASIP for SHA-3 hash algorithm
    Mehrabani, Yavar Safaei
    Ataie, Roghayeh
    Shafiabadi, Mohammad Hossein
    Ghasempour, Abolghasem
    INTERNATIONAL JOURNAL OF INFORMATION AND COMPUTER SECURITY, 2022, 17 (3-4) : 285 - 309